欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48PA-AU 参数 Datasheet PDF下载

ATMEGA48PA-AU图片预览
型号: ATMEGA48PA-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与4/8/ 16 / 32K字节的系统内可编程闪存 [8-bit Microcontroller with 4/8/16/32K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 448 页 / 12817 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48PA-AU的Datasheet PDF文件第125页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第126页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第127页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第128页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第130页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第131页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第132页浏览型号ATMEGA48PA-AU的Datasheet PDF文件第133页  
ATmega48PA/88PA/168PA/328P  
0x0003), and the maximum resolution is 16-bit (ICR1 or OCR1A set to MAX). The PWM resolu-  
tion in bits can be calculated by using the following equation:  
log(TOP + 1)  
R
= ----------------------------------  
PCPWM  
log(2)  
In phase correct PWM mode the counter is incremented until the counter value matches either  
one of the fixed values 0x00FF, 0x01FF, or 0x03FF (WGM13:0 = 1, 2, or 3), the value in ICR1  
(WGM13:0 = 10), or the value in OCR1A (WGM13:0 = 11). The counter has then reached the  
TOP and changes the count direction. The TCNT1 value will be equal to TOP for one timer clock  
cycle. The timing diagram for the phase correct PWM mode is shown on Figure 15-8. The figure  
shows phase correct PWM mode when OCR1A or ICR1 is used to define TOP. The TCNT1  
value is in the timing diagram shown as a histogram for illustrating the dual-slope operation. The  
diagram includes non-inverted and inverted PWM outputs. The small horizontal line marks on  
the TCNT1 slopes represent compare matches between OCR1x and TCNT1. The OC1x Inter-  
rupt Flag will be set when a compare match occurs.  
Figure 15-8. Phase Correct PWM Mode, Timing Diagram  
OCRnx/TOP Update and  
OCnA Interrupt Flag Set  
or ICFn Interrupt Flag Set  
(Interrupt on TOP)  
TOVn Interrupt Flag Set  
(Interrupt on Bottom)  
TCNTn  
(COMnx1:0 = 2)  
OCnx  
(COMnx1:0 = 3)  
OCnx  
1
2
3
4
Period  
The Timer/Counter Overflow Flag (TOV1) is set each time the counter reaches BOTTOM. When  
either OCR1A or ICR1 is used for defining the TOP value, the OC1A or ICF1 Flag is set accord-  
ingly at the same timer clock cycle as the OCR1x Registers are updated with the double buffer  
value (at TOP). The Interrupt Flags can be used to generate an interrupt each time the counter  
reaches the TOP or BOTTOM value.  
When changing the TOP value the program must ensure that the new TOP value is higher or  
equal to the value of all of the Compare Registers. If the TOP value is lower than any of the  
Compare Registers, a compare match will never occur between the TCNT1 and the OCR1x.  
Note that when using fixed TOP values, the unused bits are masked to zero when any of the  
OCR1x Registers are written. As the third period shown in Figure 15-8 illustrates, changing the  
TOP actively while the Timer/Counter is running in the phase correct mode can result in an  
unsymmetrical output. The reason for this can be found in the time of update of the OCR1x Reg-  
ister. Since the OCR1x update occurs at TOP, the PWM period starts and ends at TOP. This  
129  
8161D–AVR–10/09  
 复制成功!