欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16M1_1 参数 Datasheet PDF下载

ATMEGA16M1_1图片预览
型号: ATMEGA16M1_1
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有16K / 32K / 64K字节的系统内可编程闪存 [8-bit Microcontroller with 16K/32K/64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 365 页 / 6381 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16M1_1的Datasheet PDF文件第94页浏览型号ATMEGA16M1_1的Datasheet PDF文件第95页浏览型号ATMEGA16M1_1的Datasheet PDF文件第96页浏览型号ATMEGA16M1_1的Datasheet PDF文件第97页浏览型号ATMEGA16M1_1的Datasheet PDF文件第99页浏览型号ATMEGA16M1_1的Datasheet PDF文件第100页浏览型号ATMEGA16M1_1的Datasheet PDF文件第101页浏览型号ATMEGA16M1_1的Datasheet PDF文件第102页  
A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved by set-  
ting OC0x to toggle its logical level on each compare match (COM0x1:0 = 1). The waveform  
generated will have a maximum frequency of fOC0 = fclk_I/O/2 when OCR0A is set to zero. This  
feature is similar to the OC0A toggle in CTC mode, except the double buffer feature of the Out-  
put Compare unit is enabled in the fast PWM mode.  
12.6.4  
Phase Correct PWM Mode  
The phase correct PWM mode (WGM02:0 = 1 or 5) provides a high resolution phase correct  
PWM waveform generation option. The phase correct PWM mode is based on a dual-slope  
operation. The counter counts repeatedly from BOTTOM to TOP and then from TOP to BOT-  
TOM. TOP is defined as 0xFF when WGM2:0 = 1, and OCR0A when WGM2:0 = 5. In  
non-inverting Compare Output mode, the Output Compare (OC0x) is cleared on the compare  
match between TCNT0 and OCR0x while upcounting, and set on the compare match while  
downcounting. In inverting Output Compare mode, the operation is inverted. The dual-slope  
operation has lower maximum operation frequency than single slope operation. However, due to  
the symmetric feature of the dual-slope PWM modes, these modes are preferred for motor con-  
trol applications.  
In phase correct PWM mode the counter is incremented until the counter value matches TOP.  
When the counter reaches TOP, it changes the count direction. The TCNT0 value will be equal  
to TOP for one timer clock cycle. The timing diagram for the phase correct PWM mode is shown  
on Figure 12-7. The TCNT0 value is in the timing diagram shown as a histogram for illustrating  
the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The  
small horizontal line marks on the TCNT0 slopes represent compare matches between OCR0x  
and TCNT0.  
Figure 12-7. Phase Correct PWM Mode, Timing Diagram  
OCnx Interrupt Flag Set  
OCRnx Update  
TOVn Interrupt Flag Set  
TCNTn  
(COMnx1:0 = 2)  
OCnx  
(COMnx1:0 = 3)  
OCnx  
1
2
3
Period  
The Timer/Counter Overflow Flag (TOV0) is set each time the counter reaches BOTTOM. The  
Interrupt Flag can be used to generate an interrupt each time the counter reaches the BOTTOM  
value.  
98  
ATmega16/32/64/M1/C1  
7647F–AVR–04/09  
 复制成功!