欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16M1_1 参数 Datasheet PDF下载

ATMEGA16M1_1图片预览
型号: ATMEGA16M1_1
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有16K / 32K / 64K字节的系统内可编程闪存 [8-bit Microcontroller with 16K/32K/64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 365 页 / 6381 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16M1_1的Datasheet PDF文件第110页浏览型号ATMEGA16M1_1的Datasheet PDF文件第111页浏览型号ATMEGA16M1_1的Datasheet PDF文件第112页浏览型号ATMEGA16M1_1的Datasheet PDF文件第113页浏览型号ATMEGA16M1_1的Datasheet PDF文件第115页浏览型号ATMEGA16M1_1的Datasheet PDF文件第116页浏览型号ATMEGA16M1_1的Datasheet PDF文件第117页浏览型号ATMEGA16M1_1的Datasheet PDF文件第118页  
The Timer/Counter Overflow Flag (TOVn) is set according to the mode of operation selected by  
the WGMn3:0 bits. TOVn can be used for generating a CPU interrupt.  
13.5 Input Capture Unit  
The Timer/Counter incorporates an Input Capture unit that can capture external events and give  
them a time-stamp indicating time of occurrence. The external signal indicating an event, or mul-  
tiple events, can be applied via the ICPn pin or alternatively, via the analog-comparator unit. The  
time-stamps can then be used to calculate frequency, duty-cycle, and other features of the sig-  
nal applied. Alternatively the time-stamps can be used for creating a log of the events.  
The Input Capture unit is illustrated by the block diagram shown in Figure 13-3. The elements of  
the block diagram that are not directly a part of the Input Capture unit are gray shaded. The  
small “n” in register and bit names indicates the Timer/Counter number.  
Figure 13-3. Input Capture Unit Block Diagram  
DATA BUS (8-bit)  
TEMP (8-bit)  
ICRnH (8-bit)  
ICRnL (8-bit)  
TCNTnH (8-bit)  
TCNTnL (8-bit)  
ICRn (16-bit Register)  
TCNTn (16-bit Counter)  
WRITE  
Analog Comparator 1 Interrupt  
ICPSEL1  
AC1ICE  
ICNC  
ICES  
ICPnA  
ICPnB  
Noise  
Canceler  
Edge  
Detector  
ICFn (Int.Req.)  
When a change of the logic level (an event) occurs on the Input Capture pin (ICPn), alternatively  
on the Analog Comparator output (ACO), and this change confirms to the setting of the edge  
detector, a capture will be triggered. When a capture is triggered, the 16-bit value of the counter  
(TCNTn) is written to the Input Capture Register (ICRn). The Input Capture Flag (ICFn) is set at  
the same system clock as the TCNTn value is copied into ICRn Register. If enabled (ICIEn = 1),  
the Input Capture Flag generates an Input Capture interrupt. The ICFn Flag is automatically  
cleared when the interrupt is executed. Alternatively the ICFn Flag can be cleared by software  
by writing a logical one to its I/O bit location.  
Reading the 16-bit value in the Input Capture Register (ICRn) is done by first reading the low  
byte (ICRnL) and then the high byte (ICRnH). When the low byte is read the high byte is copied  
into the high byte temporary register (TEMP). When the CPU reads the ICRnH I/O location it will  
access the TEMP Register.  
114  
ATmega16/32/64/M1/C1  
7647F–AVR–04/09  
 复制成功!