欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10AUR 参数 Datasheet PDF下载

ATMEGA48V-10AUR图片预览
型号: ATMEGA48V-10AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第274页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第275页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第276页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第277页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第279页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第280页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第281页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第282页  
RWWSB by writing the RWWSRE. See “Simple Assembly Code Example for a Boot Loader” on  
page 280 for an example.  
26.8.7  
Setting the Boot Loader Lock Bits by SPM  
To set the Boot Loader Lock bits and general lock bits, write the desired data to R0, write  
“X0001001” to SPMCSR and execute SPM within four clock cycles after writing SPMCSR.  
Bit  
7
6
5
4
3
2
1
0
R0  
1
1
BLB12  
BLB11  
BLB02  
BLB01  
LB2  
LB1  
See Table 26-2 and Table 26-3 for how the different settings of the Boot Loader bits affect the  
Flash access.  
If bits 5..0 in R0 are cleared (zero), the corresponding Boot Lock bit and general lock bit will be  
programmed if an SPM instruction is executed within four cycles after BLBSET and SELF-  
PRGEN are set in SPMCSR. The Z-pointer is don’t care during this operation, but for future  
compatibility it is recommended to load the Z-pointer with 0x0001 (same as used for reading the  
lOck bits). For future compatibility it is also recommended to set bits 7 and 6 in R0 to “1” when  
writing the Lock bits. When programming the Lock bits the entire Flash can be read during the  
operation.  
26.8.8  
26.8.9  
EEPROM Write Prevents Writing to SPMCSR  
Note that an EEPROM write operation will block all software programming to Flash. Reading the  
Fuses and Lock bits from software will also be prevented during the EEPROM write operation. It  
is recommended that the user checks the status bit (EEPE) in the EECR Register and verifies  
that the bit is cleared before writing to the SPMCSR Register.  
Reading the Fuse and Lock Bits from Software  
It is possible to read both the Fuse and Lock bits from software. To read the Lock bits, load the  
Z-pointer with 0x0001 and set the BLBSET and SELFPRGEN bits in SPMCSR. When an LPM  
instruction is executed within three CPU cycles after the BLBSET and SELFPRGEN bits are set  
in SPMCSR, the value of the Lock bits will be loaded in the destination register. The BLBSET  
and SELFPRGEN bits will auto-clear upon completion of reading the Lock bits or if no LPM  
instruction is executed within three CPU cycles or no SPM instruction is executed within four  
CPU cycles. When BLBSET and SELFPRGEN are cleared, LPM will work as described in the  
Instruction set Manual.  
Bit  
Rd  
7
6
5
4
3
2
1
0
BLB12  
BLB11  
BLB02  
BLB01  
LB2  
LB1  
The algorithm for reading the Fuse Low byte is similar to the one described above for reading  
the Lock bits. To read the Fuse Low byte, load the Z-pointer with 0x0000 and set the BLBSET  
and SELFPRGEN bits in SPMCSR. When an LPM instruction is executed within three cycles  
after the BLBSET and SELFPRGEN bits are set in the SPMCSR, the value of the Fuse Low byte  
(FLB) will be loaded in the destination register as shown below. Refer to Table 27-5 on page 288  
for a detailed description and mapping of the Fuse Low byte.  
Bit  
Rd  
7
6
5
4
3
2
1
0
FLB7  
FLB6  
FLB5  
FLB4  
FLB3  
FLB2  
FLB1  
FLB0  
Similarly, when reading the Fuse High byte, load 0x0003 in the Z-pointer. When an LPM instruc-  
tion is executed within three cycles after the BLBSET and SELFPRGEN bits are set in the  
SPMCSR, the value of the Fuse High byte (FHB) will be loaded in the destination register as  
278  
ATmega48/88/168  
2545M–AVR–09/07  
 复制成功!