欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10AUR 参数 Datasheet PDF下载

ATMEGA48V-10AUR图片预览
型号: ATMEGA48V-10AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第190页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第191页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第192页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第193页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第195页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第196页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第197页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第198页  
• Bits 5:4 – UPMn1:0: Parity Mode  
These bits enable and set type of parity generation and check. If enabled, the Transmitter will  
automatically generate and send the parity of the transmitted data bits within each frame. The  
Receiver will generate a parity value for the incoming data and compare it to the UPMn setting.  
If a mismatch is detected, the UPEn Flag in UCSRnA will be set.  
Table 19-5. UPMn Bits Settings  
UPMn1  
UPMn0  
Parity Mode  
0
0
1
1
0
1
0
1
Disabled  
Reserved  
Enabled, Even Parity  
Enabled, Odd Parity  
• Bit 3 – USBSn: Stop Bit Select  
This bit selects the number of stop bits to be inserted by the Transmitter. The Receiver ignores  
this setting.  
Table 19-6. USBS Bit Settings  
USBSn  
Stop Bit(s)  
1-bit  
0
1
2-bit  
• Bit 2:1 – UCSZn1:0: Character Size  
The UCSZn1:0 bits combined with the UCSZn2 bit in UCSRnB sets the number of data bits  
(Character SiZe) in a frame the Receiver and Transmitter use.  
Table 19-7. UCSZn Bits Settings  
UCSZn2  
UCSZn1  
UCSZn0  
Character Size  
5-bit  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
6-bit  
7-bit  
8-bit  
Reserved  
Reserved  
Reserved  
9-bit  
• Bit 0 – UCPOLn: Clock Polarity  
This bit is used for synchronous mode only. Write this bit to zero when asynchronous mode is  
used. The UCPOLn bit sets the relationship between data output change and data input sample,  
and the synchronous clock (XCKn).  
194  
ATmega48/88/168  
2545M–AVR–09/07  
 复制成功!