欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第184页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第185页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第186页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第187页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第189页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第190页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第191页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第192页  
Slave Transmitter  
Mode  
In the Slave Transmitter mode, a number of data bytes are transmitted to a Master Receiver  
(see Figure 84). All the status codes mentioned in this section assume that the prescaler bits are  
zero or are masked to zero.  
Figure 84. Data Transfer in Slave Transmitter Mode  
VCC  
Device 1  
SLAVE  
TRANSMITTER  
Device 2  
MASTER  
RECEIVER  
Device 3  
Device n  
R1  
R2  
........  
SDA  
SCL  
To initiate the Slave Transmitter mode, TWAR and TWCR must be initialized as follows:  
TWAR  
TWA6  
TWA5  
TWA4  
TWA3  
TWA2  
TWA1  
TWA0  
TWGCE  
value  
Device’s Own Slave Address  
The upper seven bits are the address to which the Two-wire Serial Interface will respond when  
addressed by a Master. If the LSB is set, the TWI will respond to the general call address (0x00),  
otherwise it will ignore the general call address.  
TWCR  
TWINT  
TWEA  
TWSTA  
TWSTO  
TWWC  
TWEN  
TWIE  
value  
0
1
0
0
0
1
0
X
TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable  
the acknowledgement of the device’s own slave address or the general call address. TWSTA  
and TWSTO must be written to zero.  
When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its own  
slave address (or the general call address if enabled) followed by the data direction bit. If the  
direction bit is “1” (read), the TWI will operate in ST mode, otherwise SR mode is entered. After  
its own slave address and the write bit have been received, the TWINT Flag is set and a valid  
status code can be read from TWSR. The status code is used to determine the appropriate soft-  
ware action. The appropriate action to be taken for each status code is detailed in Table 69. The  
Slave Transmitter mode may also be entered if arbitration is lost while the TWI is in the Master  
mode (see state 0xB0).  
If the TWEA bit is written to zero during a transfer, the TWI will transmit the last byte of the trans-  
fer. State 0xC0 or state 0xC8 will be entered, depending on whether the Master Receiver  
transmits a NACK or ACK after the final byte. The TWI is switched to the not addressed Slave  
mode, and will ignore the Master if it continues the transfer. Thus the Master Receiver receives  
all “1” as serial data. State 0xC8 is entered if the Master demands additional data bytes (by  
transmitting ACK), even though the Slave has transmitted the last byte (TWEA zero and expect-  
ing NACK from the Master).  
While TWEA is zero, the TWI does not respond to its own slave address. However, the Two-wire  
Serial Bus is still monitored and address recognition may resume at any time by setting TWEA.  
This implies that the TWEA bit may be used to temporarily isolate the TWI from the Two-wire  
Serial Bus.  
188  
ATmega8(L)  
2486T–AVR–05/08  
 复制成功!