欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MMHR 参数 Datasheet PDF下载

ATMEGA48V-10MMHR图片预览
型号: ATMEGA48V-10MMHR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQCC28, 4 X 4 MM, 1 MM HEIGHT, 0.45 MM PITCH, GREEN, PLASTIC, VQFN-28]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第90页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第91页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第92页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第93页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第95页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第96页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第97页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第98页  
The OCR0x Register access may seem complex, but this is not case. When the double buffering  
is enabled, the CPU has access to the OCR0x Buffer Register, and if double buffering is dis-  
abled the CPU will access the OCR0x directly.  
14.5.1  
Force Output Compare  
In non-PWM waveform generation modes, the match output of the comparator can be forced by  
writing a one to the Force Output Compare (FOC0x) bit. Forcing compare match will not set the  
OCF0x Flag or reload/clear the timer, but the OC0x pin will be updated as if a real compare  
match had occurred (the COM0x1:0 bits settings define whether the OC0x pin is set, cleared or  
toggled).  
14.5.2  
14.5.3  
Compare Match Blocking by TCNT0 Write  
All CPU write operations to the TCNT0 Register will block any compare match that occur in the  
next timer clock cycle, even when the timer is stopped. This feature allows OCR0x to be initial-  
ized to the same value as TCNT0 without triggering an interrupt when the Timer/Counter clock is  
enabled.  
Using the Output Compare Unit  
Since writing TCNT0 in any mode of operation will block all compare matches for one timer clock  
cycle, there are risks involved when changing TCNT0 when using the Output Compare Unit,  
independently of whether the Timer/Counter is running or not. If the value written to TCNT0  
equals the OCR0x value, the compare match will be missed, resulting in incorrect waveform  
generation. Similarly, do not write the TCNT0 value equal to BOTTOM when the counter is  
downcounting.  
The setup of the OC0x should be performed before setting the Data Direction Register for the  
port pin to output. The easiest way of setting the OC0x value is to use the Force Output Com-  
pare (FOC0x) strobe bits in Normal mode. The OC0x Registers keep their values even when  
changing between Waveform Generation modes.  
Be aware that the COM0x1:0 bits are not double buffered together with the compare value.  
Changing the COM0x1:0 bits will take effect immediately.  
14.6 Compare Match Output Unit  
The Compare Output mode (COM0x1:0) bits have two functions. The Waveform Generator uses  
the COM0x1:0 bits for defining the Output Compare (OC0x) state at the next compare match.  
Also, the COM0x1:0 bits control the OC0x pin output source. Figure 14-4 shows a simplified  
schematic of the logic affected by the COM0x1:0 bit setting. The I/O Registers, I/O bits, and I/O  
pins in the figure are shown in bold. Only the parts of the general I/O port control registers (DDR  
and PORT) that are affected by the COM0x1:0 bits are shown. When referring to the OC0x  
state, the reference is for the internal OC0x Register, not the OC0x pin. If a system reset occur,  
the OC0x Register is reset to “0”.  
94  
ATmega48/88/168  
2545M–AVR–09/07  
 复制成功!