欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MMHR 参数 Datasheet PDF下载

ATMEGA48V-10MMHR图片预览
型号: ATMEGA48V-10MMHR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQCC28, 4 X 4 MM, 1 MM HEIGHT, 0.45 MM PITCH, GREEN, PLASTIC, VQFN-28]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第142页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第143页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第144页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第145页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第147页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第148页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第149页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第150页  
17.6.1  
Compare Output Mode and Waveform Generation  
The Waveform Generator uses the COM2x1:0 bits differently in normal, CTC, and PWM modes.  
For all modes, setting the COM2x1:0 = 0 tells the Waveform Generator that no action on the  
OC2x Register is to be performed on the next compare match. For compare output actions in the  
non-PWM modes refer to Table 17-5 on page 155. For fast PWM mode, refer to Table 17-6 on  
page 156, and for phase correct PWM refer to Table 17-7 on page 156.  
A change of the COM2x1:0 bits state will have effect at the first compare match after the bits are  
written. For non-PWM modes, the action can be forced to have immediate effect by using the  
FOC2x strobe bits.  
17.7 Modes of Operation  
The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is  
defined by the combination of the Waveform Generation mode (WGM22:0) and Compare Output  
mode (COM2x1:0) bits. The Compare Output mode bits do not affect the counting sequence,  
while the Waveform Generation mode bits do. The COM2x1:0 bits control whether the PWM out-  
put generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes  
the COM2x1:0 bits control whether the output should be set, cleared, or toggled at a compare  
match (See “Compare Match Output Unit” on page 145.).  
For detailed timing information refer to “Timer/Counter Timing Diagrams” on page 150.  
17.7.1  
Normal Mode  
The simplest mode of operation is the Normal mode (WGM22:0 = 0). In this mode the counting  
direction is always up (incrementing), and no counter clear is performed. The counter simply  
overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then restarts from the bot-  
tom (0x00). In normal operation the Timer/Counter Overflow Flag (TOV2) will be set in the same  
timer clock cycle as the TCNT2 becomes zero. The TOV2 Flag in this case behaves like a ninth  
bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt  
that automatically clears the TOV2 Flag, the timer resolution can be increased by software.  
There are no special cases to consider in the Normal mode, a new counter value can be written  
anytime.  
The Output Compare unit can be used to generate interrupts at some given time. Using the Out-  
put Compare to generate waveforms in Normal mode is not recommended, since this will  
occupy too much of the CPU time.  
17.7.2  
Clear Timer on Compare Match (CTC) Mode  
In Clear Timer on Compare or CTC mode (WGM22:0 = 2), the OCR2A Register is used to  
manipulate the counter resolution. In CTC mode the counter is cleared to zero when the counter  
value (TCNT2) matches the OCR2A. The OCR2A defines the top value for the counter, hence  
also its resolution. This mode allows greater control of the compare match output frequency. It  
also simplifies the operation of counting external events.  
The timing diagram for the CTC mode is shown in Figure 17-5. The counter value (TCNT2)  
increases until a compare match occurs between TCNT2 and OCR2A, and then counter  
(TCNT2) is cleared.  
146  
ATmega48/88/168  
2545M–AVR–09/07  
 复制成功!