欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MMHR 参数 Datasheet PDF下载

ATMEGA48V-10MMHR图片预览
型号: ATMEGA48V-10MMHR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQCC28, 4 X 4 MM, 1 MM HEIGHT, 0.45 MM PITCH, GREEN, PLASTIC, VQFN-28]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第135页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第136页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第137页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第138页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第140页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第141页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第142页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第143页  
ATmega48/88/168  
Enabling and disabling of the clock input must be done when T1/T0 has been stable for at least  
one system clock cycle, otherwise it is a risk that a false Timer/Counter clock pulse is generated.  
Each half period of the external clock applied must be longer than one system clock cycle to  
ensure correct sampling. The external clock must be guaranteed to have less than half the sys-  
tem clock frequency (fExtClk < fclk_I/O/2) given a 50/50% duty cycle. Since the edge detector uses  
sampling, the maximum frequency of an external clock it can detect is half the sampling fre-  
quency (Nyquist sampling theorem). However, due to variation of the system clock frequency  
and duty cycle caused by Oscillator source (crystal, resonator, and capacitors) tolerances, it is  
recommended that maximum frequency of an external clock source is less than fclk_I/O/2.5.  
An external clock source can not be prescaled.  
Figure 16-2. Prescaler for Timer/Counter0 and Timer/Counter1(1)  
clkI/O  
Clear  
PSRSYNC  
T0  
Synchronization  
T1  
Synchronization  
clkT1  
clkT0  
Note:  
1. The synchronization logic on the input pins (T1/T0) is shown in Figure 16-1.  
139  
2545M–AVR–09/07  
 复制成功!