欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MMHR 参数 Datasheet PDF下载

ATMEGA48V-10MMHR图片预览
型号: ATMEGA48V-10MMHR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQCC28, 4 X 4 MM, 1 MM HEIGHT, 0.45 MM PITCH, GREEN, PLASTIC, VQFN-28]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第103页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第104页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第105页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第106页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第108页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第109页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第110页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第111页  
ATmega48/88/168  
14.9.6  
TIMSK0 – Timer/Counter Interrupt Mask Register  
Bit  
7
6
5
4
3
2
OCIE0B  
R/W  
0
1
OCIE0A  
R/W  
0
0
TOIE0  
R/W  
0
(0x6E)  
TIMSK0  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bits 7..3 – Res: Reserved Bits  
These bits are reserved bits in the ATmega48/88/168 and will always read as zero.  
• Bit 2 – OCIE0B: Timer/Counter Output Compare Match B Interrupt Enable  
When the OCIE0B bit is written to one, and the I-bit in the Status Register is set, the  
Timer/Counter Compare Match B interrupt is enabled. The corresponding interrupt is executed if  
a Compare Match in Timer/Counter occurs, i.e., when the OCF0B bit is set in the Timer/Counter  
Interrupt Flag Register – TIFR0.  
• Bit 1 – OCIE0A: Timer/Counter0 Output Compare Match A Interrupt Enable  
When the OCIE0A bit is written to one, and the I-bit in the Status Register is set, the  
Timer/Counter0 Compare Match A interrupt is enabled. The corresponding interrupt is executed  
if a Compare Match in Timer/Counter0 occurs, i.e., when the OCF0A bit is set in the  
Timer/Counter 0 Interrupt Flag Register – TIFR0.  
• Bit 0 – TOIE0: Timer/Counter0 Overflow Interrupt Enable  
When the TOIE0 bit is written to one, and the I-bit in the Status Register is set, the  
Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt is executed if an  
overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the Timer/Counter 0 Inter-  
rupt Flag Register – TIFR0.  
14.9.7  
TIFR0 – Timer/Counter 0 Interrupt Flag Register  
Bit  
0x15 (0x35)  
7
6
5
4
3
2
OCF0B  
R/W  
0
1
OCF0A  
R/W  
0
0
TOV0  
R/W  
0
TIFR0  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bits 7..3 – Res: Reserved Bits  
These bits are reserved bits in the ATmega48/88/168 and will always read as zero.  
• Bit 2 – OCF0B: Timer/Counter 0 Output Compare B Match Flag  
The OCF0B bit is set when a Compare Match occurs between the Timer/Counter and the data in  
OCR0B – Output Compare Register0 B. OCF0B is cleared by hardware when executing the cor-  
responding interrupt handling vector. Alternatively, OCF0B is cleared by writing a logic one to  
the flag. When the I-bit in SREG, OCIE0B (Timer/Counter Compare B Match Interrupt Enable),  
and OCF0B are set, the Timer/Counter Compare Match Interrupt is executed.  
• Bit 1 – OCF0A: Timer/Counter 0 Output Compare A Match Flag  
The OCF0A bit is set when a Compare Match occurs between the Timer/Counter0 and the data  
in OCR0A – Output Compare Register0. OCF0A is cleared by hardware when executing the cor-  
responding interrupt handling vector. Alternatively, OCF0A is cleared by writing a logic one to  
the flag. When the I-bit in SREG, OCIE0A (Timer/Counter0 Compare Match Interrupt Enable),  
and OCF0A are set, the Timer/Counter0 Compare Match Interrupt is executed.  
107  
2545M–AVR–09/07  
 复制成功!