欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第83页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第84页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第85页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第86页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第88页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第89页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第90页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第91页  
ATmega8(L)  
Compare Output Mode The waveform generator uses the COM1x1:0 bits differently in normal, CTC, and PWM modes.  
and Waveform  
Generation  
For all modes, setting the COM1x1:0 = 0 tells the waveform generator that no action on the  
OC1x Register is to be performed on the next Compare Match. For compare output actions in  
the non-PWM modes refer to Table 36 on page 96. For fast PWM mode refer to Table 37 on  
page 96, and for phase correct and phase and frequency correct PWM refer to Table 38 on page  
97.  
A change of the COM1x1:0 bits state will have effect at the first Compare Match after the bits are  
written. For non-PWM modes, the action can be forced to have immediate effect by using the  
FOC1x strobe bits.  
Modes of  
Operation  
The mode of operation (that is, the behavior of the Timer/Counter and the Output Compare pins)  
is defined by the combination of the Waveform Generation mode (WGM13:0) and Compare Out-  
put mode (COM1x1:0) bits. The Compare Output mode bits do not affect the counting sequence,  
while the Waveform Generation mode bits do. The COM1x1:0 bits control whether the PWM out-  
put generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes  
the COM1x1:0 bits control whether the output should be set, cleared or toggle at a Compare  
Match. See “Compare Match Output Unit” on page 85.  
For detailed timing information refer to “Timer/Counter Timing Diagrams” on page 94.  
Normal Mode  
The simplest mode of operation is the Normal mode (WGM13:0 = 0). In this mode the counting  
direction is always up (incrementing), and no counter clear is performed. The counter simply  
overruns when it passes its maximum 16-bit value (MAX = 0xFFFF) and then restarts from the  
BOTTOM (0x0000). In normal operation the Timer/Counter Overflow Flag (TOV1) will be set in  
the same timer clock cycle as the TCNT1 becomes zero. The TOV1 Flag in this case behaves  
like a 17th bit, except that it is only set, not cleared. However, combined with the timer overflow  
interrupt that automatically clears the TOV1 Flag, the timer resolution can be increased by soft-  
ware. There are no special cases to consider in the Normal mode, a new counter value can be  
written anytime.  
The Input Capture unit is easy to use in Normal mode. However, observe that the maximum  
interval between the external events must not exceed the resolution of the counter. If the interval  
between events are too long, the timer overflow interrupt or the prescaler must be used to  
extend the resolution for the capture unit.  
The Output Compare units can be used to generate interrupts at some given time. Using the  
Output Compare to generate waveforms in Normal mode is not recommended, since this will  
occupy too much of the CPU time.  
Clear Timer on  
In Clear Timer on Compare or CTC mode (WGM13:0 = 4 or 12), the OCR1A or ICR1 Register  
Compare Match (CTC) are used to manipulate the counter resolution. In CTC mode the counter is cleared to zero when  
Mode  
the counter value (TCNT1) matches either the OCR1A (WGM13:0 = 4) or the ICR1 (WGM13:0 =  
12). The OCR1A or ICR1 define the top value for the counter, hence also its resolution. This  
mode allows greater control of the Compare Match output frequency. It also simplifies the oper-  
ation of counting external events.  
The timing diagram for the CTC mode is shown in Figure 37 on page 88. The counter value  
(TCNT1) increases until a Compare Match occurs with either OCR1A or ICR1, and then counter  
(TCNT1) is cleared.  
87  
2486AA–AVR–02/2013  
 复制成功!