欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第50页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第51页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第52页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第53页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第55页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第56页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第57页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第58页  
ATmega8(L)  
goes low. It is clocked into the PINxn Register at the succeeding positive clock edge. As indi-  
cated by the two arrows tpd,max and tpd,min, a single signal transition on the pin will be delayed  
between ½ and 1-½ system clock period depending upon the time of assertion.  
When reading back a software assigned pin value, a nop instruction must be inserted as indi-  
cated in Figure 24. The out instruction sets the “SYNC LATCH” signal at the positive edge of the  
clock. In this case, the delay tpd through the synchronizer is 1 system clock period.  
Figure 24. Synchronization when Reading a Software Assigned Pin Value  
SYSTEM CLK  
0xFF  
r16  
out PORTx, r16  
nop  
in r17, PINx  
INSTRUCTIONS  
SYNC LATCH  
PINxn  
0x00  
tpd  
0xFF  
r17  
54  
2486AA–AVR–02/2013  
 复制成功!