欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第157页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第158页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第159页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第160页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第162页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第163页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第164页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第165页  
ATmega8(L)  
Multi-master Bus  
Systems,  
Arbitration and  
Synchronization  
The TWI protocol allows bus systems with several masters. Special concerns have been taken  
in order to ensure that transmissions will proceed as normal, even if two or more masters initiate  
a transmission at the same time. Two problems arise in multi-master systems:  
An algorithm must be implemented allowing only one of the masters to complete the  
transmission. All other masters should cease transmission when they discover that they  
have lost the selection process. This selection process is called arbitration. When a  
contending master discovers that it has lost the arbitration process, it should immediately  
switch to Slave mode to check whether it is being addressed by the winning master. The fact  
that multiple masters have started transmission at the same time should not be detectable to  
the slaves, that is, the data being transferred on the bus must not be corrupted  
Different masters may use different SCL frequencies. A scheme must be devised to  
synchronize the serial clocks from all masters, in order to let the transmission proceed in a  
lockstep fashion. This will facilitate the arbitration process  
The wired-ANDing of the bus lines is used to solve both these problems. The serial clocks from  
all masters will be wired-ANDed, yielding a combined clock with a high period equal to the one  
from the Master with the shortest high period. The low period of the combined clock is equal to  
the low period of the Master with the longest low period. Note that all masters listen to the SCL  
line, effectively starting to count their SCL high and low time-out periods when the combined  
SCL line goes high or low, respectively.  
Figure 74. SCL Synchronization Between Multiple Masters  
TA low  
TA high  
SCL from  
Master A  
SCL from  
Master B  
SCL Bus  
Line  
TBlow  
TBhigh  
Masters Start  
Masters Start  
Counting Low Period  
Counting High Period  
Arbitration is carried out by all masters continuously monitoring the SDA line after outputting  
data. If the value read from the SDA line does not match the value the Master had output, it has  
lost the arbitration. Note that a Master can only lose arbitration when it outputs a high SDA value  
while another Master outputs a low value. The losing Master should immediately go to Slave  
mode, checking if it is being addressed by the winning Master. The SDA line should be left high,  
but losing masters are allowed to generate a clock signal until the end of the current data or  
address packet. Arbitration will continue until only one Master remains, and this may take many  
bits. If several masters are trying to address the same Slave, arbitration will continue into the  
data packet.  
161  
2486AA–AVR–02/2013  
 复制成功!