欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第129页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第130页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第131页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第132页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第134页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第135页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第136页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第137页  
ATmega8(L)  
Figure 63. Synchronous Mode XCK Timing  
UCPOL = 1  
XCK  
RxD / TxD  
Sample  
Sample  
UCPOL = 0  
XCK  
RxD / TxD  
The UCPOL bit UCRSC selects which XCK clock edge is used for data sampling and which is  
used for data change. As Figure 63 shows, when UCPOL is zero the data will be changed at ris-  
ing XCK edge and sampled at falling XCK edge. If UCPOL is set, the data will be changed at  
falling XCK edge and sampled at rising XCK edge.  
Frame Formats  
A serial frame is defined to be one character of data bits with synchronization bits (start and stop  
bits), and optionally a parity bit for error checking. The USART accepts all 30 combinations of  
the following as valid frame formats:  
1 start bit  
5, 6, 7, 8, or 9 data bits  
no, even or odd parity bit  
1 or 2 stop bits  
A frame starts with the start bit followed by the least significant data bit. Then the next data bits,  
up to a total of nine, are succeeding, ending with the most significant bit. If enabled, the parity bit  
is inserted after the data bits, before the stop bits. When a complete frame is transmitted, it can  
be directly followed by a new frame, or the communication line can be set to an idle (high) state.  
Figure 64 illustrates the possible combinations of the frame formats. Bits inside brackets are  
optional.  
Figure 64. Frame Formats  
FRAME  
(IDLE)  
St  
0
1
2
3
4
[5]  
[6]  
[7]  
[8]  
[P] Sp1 [Sp2] (St / IDLE)  
St  
(n)  
P
Start bit, always low  
Data bits (0 to 8)  
Parity bit. Can be odd or even  
Stop bit, always high  
Sp  
IDLE No transfers on the communication line (RxD or TxD). An IDLE line must be high  
The frame format used by the USART is set by the UCSZ2:0, UPM1:0 and USBS bits in UCSRB  
and UCSRC. The Receiver and Transmitter use the same setting. Note that changing the setting  
of any of these bits will corrupt all ongoing communication for both the Receiver and Transmitter.  
133  
2486AA–AVR–02/2013  
 复制成功!