欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第71页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第72页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第73页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第74页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第76页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第77页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第78页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第79页  
ATmega32(L)  
quency of fOC0 = fclk_I/O/2 when OCR0 is set to zero (0x00). The waveform frequency is  
defined by the following equation:  
f
clk_I/O  
f
= ----------------------------------------------  
OCn  
2 N ⋅ (1 + OCRn)  
The N variable represents the prescale factor (1, 8, 64, 256, or 1024).  
As for the Normal mode of operation, the TOV0 Flag is set in the same timer clock cycle  
that the counter counts from MAX to 0x00.  
Fast PWM Mode  
The fast Pulse Width Modulation or fast PWM mode (WGM01:0 = 3) provides a high fre-  
quency PWM waveform generation option. The fast PWM differs from the other PWM  
option by its single-slope operation. The counter counts from BOTTOM to MAX then  
restarts from BOTTOM. In non-inverting Compare Output mode, the Output Compare  
(OC0) is cleared on the compare match between TCNT0 and OCR0, and set at BOT-  
TOM. In inverting Compare Output mode, the output is set on compare match and  
cleared at BOTTOM. Due to the single-slope operation, the operating frequency of the  
fast PWM mode can be twice as high as the phase correct PWM mode that use dual-  
slope operation. This high frequency makes the fast PWM mode well suited for power  
regulation, rectification, and DAC applications. High frequency allows physically small  
sized external components (coils, capacitors), and therefore reduces total system cost.  
In fast PWM mode, the counter is incremented until the counter value matches the MAX  
value. The counter is then cleared at the following timer clock cycle. The timing diagram  
for the fast PWM mode is shown in Figure 32. The TCNT0 value is in the timing diagram  
shown as a histogram for illustrating the single-slope operation. The diagram includes  
non-inverted and inverted PWM outputs. The small horizontal line marks on the TCNT0  
slopes represent compare matches between OCR0 and TCNT0.  
Figure 32. Fast PWM Mode, Timing Diagram  
OCRn Interrupt Flag Set  
OCRn Update and  
TOVn Interrupt Flag Set  
TCNTn  
(COMn1:0 = 2)  
(COMn1:0 = 3)  
OCn  
OCn  
1
2
3
4
5
6
7
Period  
The Timer/Counter Overflow Flag (TOV0) is set each time the counter reaches MAX. If  
the interrupt is enabled, the interrupt handler routine can be used for updating the com-  
pare value.  
In fast PWM mode, the compare unit allows generation of PWM waveforms on the OC0  
pin. Setting the COM01:0 bits to 2 will produce a non-inverted PWM and an inverted  
PWM output can be generated by setting the COM01:0 to 3 (See Table 40 on page 81).  
The actual OC0 value will only be visible on the port pin if the data direction for the port  
75  
2503J–AVR–10/06  
 复制成功!