欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第53页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第54页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第55页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第56页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第58页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第59页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第60页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第61页  
ATmega32(L)  
Table 24. Overriding Signals for Alternate Functions in PA3..PA0  
Signal Name  
PUOE  
PUOV  
DDOE  
DDOV  
PVOE  
PVOV  
DIEOE  
DIEOV  
DI  
PA3/ADC3  
PA2/ADC2  
PA1/ADC1  
PA0/ADC0  
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
AIO  
ADC3 INPUT  
ADC2 INPUT  
ADC1 INPUT  
ADC0 INPUT  
Alternate Functions of Port B The Port B pins with alternate functions are shown in Table 25.  
Table 25. Port B Pins Alternate Functions  
Port Pin  
PB7  
Alternate Functions  
SCK (SPI Bus Serial Clock)  
PB6  
MISO (SPI Bus Master Input/Slave Output)  
MOSI (SPI Bus Master Output/Slave Input)  
SS (SPI Slave Select Input)  
PB5  
PB4  
AIN1 (Analog Comparator Negative Input)  
PB3  
OC0 (Timer/Counter0 Output Compare Match Output)  
AIN0 (Analog Comparator Positive Input)  
INT2 (External Interrupt 2 Input)  
PB2  
PB1  
PB0  
T1 (Timer/Counter1 External Counter Input)  
T0 (Timer/Counter0 External Counter Input)  
XCK (USART External Clock Input/Output)  
The alternate pin configuration is as follows:  
• SCK – Port B, Bit 7  
SCK: Master Clock output, Slave Clock input pin for SPI. When the SPI is enabled as a  
Slave, this pin is configured as an input regardless of the setting of DDB7. When the SPI  
is enabled as a Master, the data direction of this pin is controlled by DDB7. When the pin  
is forced by the SPI to be an input, the pull-up can still be controlled by the PORTB7 bit.  
• MISO – Port B, Bit 6  
MISO: Master Data input, Slave Data output pin for SPI. When the SPI is enabled as a  
Master, this pin is configured as an input regardless of the setting of DDB6. When the  
SPI is enabled as a Slave, the data direction of this pin is controlled by DDB6. When the  
pin is forced by the SPI to be an input, the pull-up can still be controlled by the PORTB6  
bit.  
57  
2503J–AVR–10/06  
 复制成功!