欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第244页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第245页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第246页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第247页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第249页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第250页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第251页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第252页  
Table 97. Boot Reset Fuse(1)  
BOOTRST  
Reset Address  
1
0
Reset Vector = Application reset (address $0000)  
Reset Vector = Boot Loader reset (see Table 99 on page 255)  
Note:  
1. “1” means unprogrammed, “0” means programmed  
Store Program Memory  
Control Register – SPMCR  
The Store Program Memory Control Register contains the control bits needed to control  
the Boot Loader operations.  
Bit  
7
SPMIE  
R/W  
0
6
5
4
RWWSRE  
R/W  
3
BLBSET  
R/W  
0
2
PGWRT  
R/W  
0
1
PGERS  
R/W  
0
0
SPMEN  
R/W  
0
RWWSB  
SPMCR  
Read/Write  
Initial value  
R
0
R
0
0
• Bit 7 – SPMIE: SPM Interrupt Enable  
When the SPMIE bit is written to one, and the I-bit in the Status Register is set (one), the  
SPM ready interrupt will be enabled. The SPM ready Interrupt will be executed as long  
as the SPMEN bit in the SPMCR Register is cleared.  
• Bit 6 – RWWSB: Read-While-Write Section Busy  
When a self-programming (Page Erase or Page Write) operation to the RWW section is  
initiated, the RWWSB will be set (one) by hardware. When the RWWSB bit is set, the  
RWW section cannot be accessed. The RWWSB bit will be cleared if the RWWSRE bit  
is written to one after a Self-Programming operation is completed. Alternatively the  
RWWSB bit will automatically be cleared if a page load operation is initiated.  
• Bit 5 – Res: Reserved Bit  
This bit is a reserved bit in the ATmega32 and always read as zero.  
• Bit 4 – RWWSRE: Read-While-Write Section Read Enable  
When programming (Page Erase or Page Write) to the RWW section, the RWW section  
is blocked for reading (the RWWSB will be set by hardware). To re-enable the RWW  
section, the user software must wait until the programming is completed (SPMEN will be  
cleared). Then, if the RWWSRE bit is written to one at the same time as SPMEN, the  
next SPM instruction within four clock cycles re-enables the RWW section. The RWW  
section cannot be re-enabled while the Flash is busy with a page erase or a page write  
(SPMEN is set). If the RWWSRE bit is written while the Flash is being loaded, the Flash  
load operation will abort and the data loaded will be lost.  
• Bit 3 – BLBSET: Boot Lock Bit Set  
If this bit is written to one at the same time as SPMEN, the next SPM instruction within  
four clock cycles sets Boot Lock bits, according to the data in R0. The data in R1 and  
the address in the Z-pointer are ignored. The BLBSET bit will automatically be cleared  
upon completion of the Lock bit set, or if no SPM instruction is executed within four clock  
cycles.  
An LPM instruction within three cycles after BLBSET and SPMEN are set in the SPMCR  
Register, will read either the Lock bits or the Fuse bits (depending on Z0 in the Z-  
pointer) into the destination register. See “Reading the Fuse and Lock Bits from Soft-  
ware” on page 252 for details.  
248  
ATmega32(L)  
2503J–AVR–10/06  
 复制成功!