欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第150页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第151页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第152页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第153页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第155页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第156页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第157页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第158页  
Figure 73. Start Bit Sampling  
RxD  
IDLE  
START  
BIT 0  
Sample  
(U2X = 0)  
0
0
1
1
2
3
2
4
5
3
6
7
4
8
9
5
10  
11  
6
12  
13  
7
14  
15  
8
16  
1
1
2
3
Sample  
(U2X = 1)  
0
2
When the clock recovery logic detects a high (idle) to low (start) transition on the RxD  
line, the start bit detection sequence is initiated. Let sample 1 denote the first zero-sam-  
ple as shown in the figure. The clock recovery logic then uses samples 8, 9, and 10 for  
Normal mode, and samples 4, 5, and 6 for Double Speed mode (indicated with sample  
numbers inside boxes on the figure), to decide if a valid start bit is received. If two or  
more of these three samples have logical high levels (the majority wins), the start bit is  
rejected as a noise spike and the receiver starts looking for the next high to low-transi-  
tion. If however, a valid start bit is detected, the clock recovery logic is synchronized and  
the data recovery can begin. The synchronization process is repeated for each start bit.  
Asynchronous Data Recovery When the receiver clock is synchronized to the start bit, the data recovery can begin.  
The data recovery unit uses a state machine that has 16 states for each bit in normal  
mode and 8 states for each bit in Double Speed mode. Figure 74 shows the sampling of  
the data bits and the parity bit. Each of the samples is given a number that is equal to  
the state of the recovery unit.  
Figure 74. Sampling of Data and Parity Bit  
RxD  
BIT n  
Sample  
(U2X = 0)  
1
1
2
3
2
4
5
3
6
7
4
8
9
5
10  
11  
6
12  
13  
7
14  
15  
8
16  
1
1
Sample  
(U2X = 1)  
The decision of the logic level of the received bit is taken by doing a majority voting of  
the logic value to the three samples in the center of the received bit. The center samples  
are emphasized on the figure by having the sample number inside boxes. The majority  
voting process is done as follows: If two or all three samples have high levels, the  
received bit is registered to be a logic 1. If two or all three samples have low levels, the  
received bit is registered to be a logic 0. This majority voting process acts as a low pass  
filter for the incoming signal on the RxD pin. The recovery process is then repeated until  
a complete frame is received. Including the first stop bit. Note that the receiver only uses  
the first stop bit of a frame.  
Figure 75 shows the sampling of the stop bit and the earliest possible beginning of the  
start bit of the next frame.  
154  
ATmega32(L)  
2503J–AVR–10/06  
 复制成功!