欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8AUR 参数 Datasheet PDF下载

ATMEGA32L-8AUR图片预览
型号: ATMEGA32L-8AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 8MHz, CMOS, PQFP44, 10 X 10 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ACB, TQFP-44]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第149页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第150页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第151页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第152页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第154页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第155页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第156页浏览型号ATMEGA32L-8AUR的Datasheet PDF文件第157页  
ATmega32(L)  
The PE bit is set if the next character that can be read from the receive buffer had a par-  
ity error when received and the parity checking was enabled at that point (UPM1 = 1).  
This bit is valid until the receive buffer (UDR) is read.  
Disabling the Receiver  
In contrast to the Transmitter, disabling of the Receiver will be immediate. Data from  
ongoing receptions will therefore be lost. When disabled (i.e., the RXEN is set to zero)  
the Receiver will no longer override the normal function of the RxD port pin. The receiver  
buffer FIFO will be flushed when the receiver is disabled. Remaining data in the buffer  
will be lost  
Flushing the Receive Buffer  
The receiver buffer FIFO will be flushed when the Receiver is disabled, i.e., the buffer  
will be emptied of its contents. Unread data will be lost. If the buffer has to be flushed  
during normal operation, due to for instance an error condition, read the UDR I/O loca-  
tion until the RXC Flag is cleared. The following code example shows how to flush the  
receive buffer.  
Assembly Code Example(1)  
USART_Flush:  
sbis UCSRA, RXC  
ret  
in  
r16, UDR  
rjmp USART_Flush  
C Code Example(1)  
void USART_Flush( void )  
{
unsigned char dummy;  
while ( UCSRA & (1<<RXC) ) dummy = UDR;  
}
Note:  
1. See “About Code Examples” on page 7.  
Asynchronous Data  
Reception  
The USART includes a clock recovery and a data recovery unit for handling asynchro-  
nous data reception. The clock recovery logic is used for synchronizing the internally  
generated baud rate clock to the incoming asynchronous serial frames at the RxD pin.  
The data recovery logic samples and low pass filters each incoming bit, thereby improv-  
ing the noise immunity of the receiver. The asynchronous reception operational range  
depends on the accuracy of the internal baud rate clock, the rate of the incoming  
frames, and the frame size in number of bits.  
Asynchronous Clock  
Recovery  
The clock recovery logic synchronizes internal clock to the incoming serial frames. Fig-  
ure 73 illustrates the sampling process of the start bit of an incoming frame. The sample  
rate is 16 times the baud rate for Normal mode, and 8 times the baud rate for Double  
Speed mode. The horizontal arrows illustrate the synchronization variation due to the  
sampling process. Note the larger time variation when using the double speed mode  
(U2X = 1) of operation. Samples denoted zero are samples done when the RxD line is  
idle (i.e., no communication activity).  
153  
2503J–AVR–10/06  
 复制成功!