欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA32L-8PL 参数 Datasheet PDF下载

ATMEGA32L-8PL图片预览
型号: ATMEGA32L-8PL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PDIP40, 0.600 INCH, PLASTIC, MS-011AC, DIP-40]
分类和应用: 闪存微控制器
文件页数/大小: 347 页 / 3171 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA32L-8PL的Datasheet PDF文件第47页浏览型号ATMEGA32L-8PL的Datasheet PDF文件第48页浏览型号ATMEGA32L-8PL的Datasheet PDF文件第49页浏览型号ATMEGA32L-8PL的Datasheet PDF文件第50页浏览型号ATMEGA32L-8PL的Datasheet PDF文件第52页浏览型号ATMEGA32L-8PL的Datasheet PDF文件第53页浏览型号ATMEGA32L-8PL的Datasheet PDF文件第54页浏览型号ATMEGA32L-8PL的Datasheet PDF文件第55页  
ATmega32(L)  
enabled state is fully acceptable, as a high-impedant environment will not notice the dif-  
ference between a strong high driver and a pull-up. If this is not the case, the PUD bit in  
the SFIOR Register can be set to disable all pull-ups in all ports.  
Switching between input with pull-up and output low generates the same problem. The  
user must use either the tri-state ({DDxn, PORTxn} = 0b00) or the output high state  
({DDxn, PORTxn} = 0b11) as an intermediate step.  
Table 20 summarizes the control signals for the pin value.  
Table 20. Port Pin Configurations  
PUD  
DDxn PORTxn (in SFIOR)  
I/O  
Pull-up Comment  
0
0
X
Input  
No  
Tri-state (Hi-Z)  
Pxn will source current if ext. pulled  
low.  
0
0
1
1
1
1
0
1
0
1
Input  
Input  
Yes  
No  
No  
No  
Tri-state (Hi-Z)  
X
X
Output  
Output  
Output Low (Sink)  
Output High (Source)  
Reading the Pin Value  
Independent of the setting of Data Direction bit DDxn, the port pin can be read through  
the PINxn Register bit. As shown in Figure 23, the PINxn Register bit and the preceding  
latch constitute a synchronizer. This is needed to avoid metastability if the physical pin  
changes value near the edge of the internal clock, but it also introduces a delay. Figure  
24 shows a timing diagram of the synchronization when reading an externally applied  
pin value. The maximum and minimum propagation delays are denoted tpd,max and tpd,min  
respectively.  
Figure 24. Synchronization when Reading an Externally Applied Pin Value  
SYSTEM CLK  
in r17, PINx  
XXX  
XXX  
INSTRUCTIONS  
SYNC LATCH  
PINxn  
0xFF  
r17  
0x00  
tpd, max  
tpd, min  
Consider the clock period starting shortly after the first falling edge of the system clock.  
The latch is closed when the clock is low, and goes transparent when the clock is high,  
as indicated by the shaded region of the “SYNC LATCH” signal. The signal value is  
latched when the system clock goes low. It is clocked into the PINxn Register at the  
51  
2503J–AVR–10/06  
 复制成功!