欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560 参数 Datasheet PDF下载

ATMEGA2560图片预览
型号: ATMEGA2560
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与256K字节的系统内可编程闪存 [8- BIT Microcontroller with 256K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 407 页 / 2985 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560的Datasheet PDF文件第259页浏览型号ATMEGA2560的Datasheet PDF文件第260页浏览型号ATMEGA2560的Datasheet PDF文件第261页浏览型号ATMEGA2560的Datasheet PDF文件第262页浏览型号ATMEGA2560的Datasheet PDF文件第264页浏览型号ATMEGA2560的Datasheet PDF文件第265页浏览型号ATMEGA2560的Datasheet PDF文件第266页浏览型号ATMEGA2560的Datasheet PDF文件第267页  
ATmega640/1280/1281/2560/2561  
The upper 7 bits are the address to which the 2-wire Serial Interface will respond when  
addressed by a Master. If the LSB is set, the TWI will respond to the general call  
address (0x00), otherwise it will ignore the general call address.  
TWCR  
TWINT  
TWEA  
TWSTA  
TWSTO  
TWWC  
TWEN  
TWIE  
value  
0
1
0
0
0
1
0
X
TWEN must be written to one to enable the TWI. The TWEA bit must be written to one  
to enable the acknowledgement of the device’s own slave address or the general call  
address. TWSTA and TWSTO must be written to zero.  
When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its  
own slave address (or the general call address if enabled) followed by the data direction  
bit. If the direction bit is “0” (write), the TWI will operate in SR mode, otherwise ST mode  
is entered. After its own slave address and the write bit have been received, the TWINT  
Flag is set and a valid status code can be read from TWSR. The status code is used to  
determine the appropriate software action. The appropriate action to be taken for each  
status code is detailed in Table 118. The Slave Receiver mode may also be entered if  
arbitration is lost while the TWI is in the Master mode (see states 0x68 and 0x78).  
If the TWEA bit is reset during a transfer, the TWI will return a “Not Acknowledge” (“1”)  
to SDA after the next received data byte. This can be used to indicate that the Slave is  
not able to receive any more bytes. While TWEA is zero, the TWI does not acknowledge  
its own slave address. However, the 2-wire Serial Bus is still monitored and address rec-  
ognition may resume at any time by setting TWEA. This implies that the TWEA bit may  
be used to temporarily isolate the TWI from the 2-wire Serial Bus.  
In all sleep modes other than Idle mode, the clock system to the TWI is turned off. If the  
TWEA bit is set, the interface can still acknowledge its own slave address or the general  
call address by using the 2-wire Serial Bus clock as a clock source. The part will then  
wake up from sleep and the TWI will hold the SCL clock low during the wake up and  
until the TWINT Flag is cleared (by writing it to one). Further data reception will be car-  
ried out as normal, with the AVR clocks running as normal. Observe that if the AVR is  
set up with a long start-up time, the SCL line may be held low for a long time, blocking  
other data transmissions.  
Note that the 2-wire Serial Interface Data Register – TWDR does not reflect the last byte  
present on the bus when waking up from these Sleep modes.  
263  
2549A–AVR–03/05  
 复制成功!