欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第249页浏览型号ATMEGA169PV的Datasheet PDF文件第250页浏览型号ATMEGA169PV的Datasheet PDF文件第251页浏览型号ATMEGA169PV的Datasheet PDF文件第252页浏览型号ATMEGA169PV的Datasheet PDF文件第254页浏览型号ATMEGA169PV的Datasheet PDF文件第255页浏览型号ATMEGA169PV的Datasheet PDF文件第256页浏览型号ATMEGA169PV的Datasheet PDF文件第257页  
ATmega169P  
Figure 23-2. TAP Controller State Diagram  
1
Test-Logic-Reset  
0
1
1
1
0
Run-Test/Idle  
Select-DR Scan  
Select-IR Scan  
0
0
Capture-IR  
0
1
1
Capture-DR  
0
Shift-DR  
0
Shift-IR  
0
1
Exit1-DR  
0
1
1
1
Exit1-IR  
0
Pause-IR  
1
Pause-DR  
1
0
0
0
0
Exit2-DR  
1
Exit2-IR  
1
Update-DR  
Update-IR  
1
1
0
0
23.3 TAP Controller  
The TAP controller is a 16-state finite state machine that controls the operation of the Boundary-  
scan circuitry, JTAG programming circuitry, or On-chip Debug system. The state transitions  
depicted in Figure 23-2 depend on the signal present on TMS (shown adjacent to each state  
transition) at the time of the rising edge at TCK. The initial state after a Power-on Reset is Test-  
Logic-Reset.  
As a definition in this document, the LSB is shifted in and out first for all Shift Registers.  
Assuming Run-Test/Idle is the present state, a typical scenario for using the JTAG interface is:  
• At the TMS input, apply the sequence 1, 1, 0, 0 at the rising edges of TCK to enter the Shift  
Instruction Register – Shift-IR state. While in this state, shift the four bits of the JTAG  
instructions into the JTAG Instruction Register from the TDI input at the rising edge of TCK.  
The TMS input must be held low during input of the 3 LSBs in order to remain in the Shift-IR  
state. The MSB of the instruction is shifted in when this state is left by setting TMS high. While  
the instruction is shifted in from the TDI pin, the captured IR-state 0x01 is shifted out on the  
TDO pin. The JTAG Instruction selects a particular Data Register as path between TDI and  
TDO and controls the circuitry surrounding the selected Data Register.  
253  
8018A–AVR–03/06  
 复制成功!