欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第32页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第33页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第34页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第35页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第37页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第38页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第39页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第40页  
System Clock  
and Clock  
Options  
Clock Systems  
and their  
Distribution  
Figure 18 presents the principal clock systems in the AVR and their distribution. All of the clocks  
need not be active at a given time. In order to reduce power consumption, the clocks to modules  
not being used can be halted by using different sleep modes, as described in “Power Manage-  
ment and Sleep Modes” on page 45. The clock systems are detailed below.  
Figure 18. Clock Distribution  
Asynchronous  
Timer/Counter  
General I/O  
modules  
Flash and  
EEPROM  
ADC  
CPU Core  
RAM  
clkADC  
clkI/O  
clkCPU  
AVR Clock  
Control Unit  
clkASY  
clkFLASH  
Reset Logic  
Watchdog Timer  
Source clock  
Watchdog clock  
Clock  
Multiplexer  
Watchdog  
Oscillator  
Timer/Counter  
Oscillator  
External RC  
Oscillator  
Crystal  
Oscillator  
Low-Frequency  
Crystal Oscillator  
Calibrated RC  
Oscillator  
External clock  
CPU Clock – clkCPU  
I/O Clock – clkI/O  
The CPU clock is routed to parts of the system concerned with operation of the AVR core.  
Examples of such modules are the General Purpose Register File, the Status Register and the  
data memory holding the Stack Pointer. Halting the CPU clock inhibits the core from performing  
general operations and calculations.  
The I/O clock is used by the majority of the I/O modules, like Timer/Counters, SPI, and USART.  
The I/O clock is also used by the External Interrupt module, but note that some external inter-  
rupts are detected by asynchronous logic, allowing such interrupts to be detected even if the I/O  
clock is halted. Also note that address recognition in the TWI module is carried out asynchro-  
nously when clkI/O is halted, enabling TWI address reception in all sleep modes.  
Flash Clock – clkFLASH The Flash clock controls operation of the Flash interface. The Flash clock is usually active simul-  
taneously with the CPU clock.  
36  
ATmega128(L)  
2467P–AVR–08/07  
 复制成功!