欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560-16AU-SL383 参数 Datasheet PDF下载

ATMEGA2560-16AU-SL383图片预览
型号: ATMEGA2560-16AU-SL383
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP100, 14 X 14 MM, 1 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, MS-026AED, TQFP-100]
分类和应用: 时钟微控制器
文件页数/大小: 448 页 / 7518 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第265页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第266页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第267页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第268页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第270页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第271页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第272页浏览型号ATMEGA2560-16AU-SL383的Datasheet PDF文件第273页  
ATmega640/1280/1281/2560/2561  
• Bits 7:0 – TWD: TWI Data Register  
These eight bits constitute the next data byte to be transmitted, or the latest data byte received  
on the 2-wire Serial Bus.  
24.9.5  
TWAR – TWI (Slave) Address Register  
Bit  
7
6
TWA5  
R/W  
1
5
TWA4  
R/W  
1
4
TWA3  
R/W  
1
3
TWA2  
R/W  
1
2
TWA1  
R/W  
1
1
TWA0  
R/W  
1
0
TWGCE  
R/W  
0
TWA6  
R/W  
1
TWAR  
(0xBA)  
Read/Write  
Initial Value  
The TWAR should be loaded with the 7-bit Slave address (in the seven most significant bits of  
TWAR) to which the TWI will respond when programmed as a Slave Transmitter or Receiver,  
and not needed in the Master modes. In multimaster systems, TWAR must be set in masters  
which can be addressed as Slaves by other Masters.  
The LSB of TWAR is used to enable recognition of the general call address (0x00). There is an  
associated address comparator that looks for the slave address (or general call address if  
enabled) in the received serial address. If a match is found, an interrupt request is generated.  
• Bits 7:1 – TWA: TWI (Slave) Address Register  
These seven bits constitute the slave address of the TWI unit.  
• Bit 0 – TWGCE: TWI General Call Recognition Enable Bit  
If set, this bit enables the recognition of a General Call given over the 2-wire Serial Bus.  
24.9.6  
TWAMR – TWI (Slave) Address Mask Register  
Bit  
7
6
5
4
TWAM[6:0]  
R/W  
3
2
1
0
TWAMR  
(0xBD)  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R
0
0
• Bits 7:1 – TWAM: TWI Address Mask  
The TWAMR can be loaded with a 7-bit Slave Address mask. Each of the bits in TWAMR can  
mask (disable) the corresponding address bit in the TWI Address Register (TWAR). If the mask  
bit is set to one then the address match logic ignores the compare between the incoming  
address bit and the corresponding bit in TWAR. Figure 24-21 shows the address match logic in  
detail.  
Figure 24-21. TWI Address Match Logic, Block Diagram  
TWAR0  
Address  
Match  
Address  
Bit 0  
TWAMR0  
Address Bit Comparator 0  
Address Bit Comparator 6..1  
269  
2549L–AVR–08/07  
 复制成功!