欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT90PWM3B-16SU 参数 Datasheet PDF下载

AT90PWM3B-16SU图片预览
型号: AT90PWM3B-16SU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 361 页 / 6022 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT90PWM3B-16SU的Datasheet PDF文件第77页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第78页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第79页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第80页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第82页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第83页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第84页浏览型号AT90PWM3B-16SU的Datasheet PDF文件第85页  
AT90PWM2/3/2B/3B  
Note:  
1. n = 3, 2, 1 or 0.  
When changing the ISCn1/ISCn0 bits, the interrupt must be disabled by clearing its Interrupt  
Enable bit in the EIMSK Register. Otherwise an interrupt can occur when the bits are changed.  
12.0.2  
External Interrupt Mask Register – EIMSK  
Bit  
7
-
6
-
5
-
4
-
3
2
1
0
IINT0  
R/W  
0
INT3  
R/W  
0
INT2  
R/W  
0
INT1  
R/W  
0
EIMSK  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
• Bits 3..0 – INT3 – INT0: External Interrupt Request 3 - 0 Enable  
When an INT3 – INT0 bit is written to one and the I-bit in the Status Register (SREG) is set  
(one), the corresponding external pin interrupt is enabled. The Interrupt Sense Control bits in the  
External Interrupt Control Register – EICRA – defines whether the external interrupt is activated  
on rising or falling edge or level sensed. Activity on any of these pins will trigger an interrupt  
request even if the pin is enabled as an output. This provides a way of generating a software  
interrupt.  
12.0.3  
External Interrupt Flag Register – EIFR  
Bit  
7
6
-
5
-
4
-
3
INTF3  
R/W  
0
2
INTF2  
R/W  
0
1
INTF1  
R/W  
0
0
IINTF0  
R/W  
0
-
R/W  
0
EIFR  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
• Bits 3..0 – INTF3 - INTF0: External Interrupt Flags 3 - 0  
When an edge or logic change on the INT3:0 pin triggers an interrupt request, INTF3:0 becomes  
set (one). If the I-bit in SREG and the corresponding interrupt enable bit, INT3:0 in EIMSK, are  
set (one), the MCU will jump to the interrupt vector. The flag is cleared when the interrupt routine  
is executed. Alternatively, the flag can be cleared by writing a logical one to it. These flags are  
always cleared when INT3:0 are configured as level interrupt.  
81  
4317J–AVR–08/10  
 复制成功!