欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT89S52-33PC 参数 Datasheet PDF下载

AT89S52-33PC图片预览
型号: AT89S52-33PC
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 30 页 / 231 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT89S52-33PC的Datasheet PDF文件第11页浏览型号AT89S52-33PC的Datasheet PDF文件第12页浏览型号AT89S52-33PC的Datasheet PDF文件第13页浏览型号AT89S52-33PC的Datasheet PDF文件第14页浏览型号AT89S52-33PC的Datasheet PDF文件第16页浏览型号AT89S52-33PC的Datasheet PDF文件第17页浏览型号AT89S52-33PC的Datasheet PDF文件第18页浏览型号AT89S52-33PC的Datasheet PDF文件第19页  
AT89S52  
active long enough to allow the oscillator to restart  
and stabilize.  
Oscillator Characteristics  
XTAL1 and XTAL2 are the input and output, respectively,  
of an inverting amplifier that can be configured for use as  
an on-chip oscillator, as shown in Figure 11. Either a quartz  
crystal or ceramic resonator may be used. To drive the  
device from an external clock source, XTAL2 should be left  
unconnected while XTAL1 is driven, as shown in Figure 12.  
There are no requirements on the duty cycle of the external  
clock signal, since the input to the internal clocking circuitry  
is through a divide-by-two flip-flop, but minimum and maxi-  
mum voltage high and low time specifications must be  
observed.  
Figure 11. Oscillator Connections  
C2  
XTAL2  
C1  
XTAL1  
Idle Mode  
GND  
In idle mode, the CPU puts itself to sleep while all the on-  
chip peripherals remain active. The mode is invoked by  
software. The content of the on-chip RAM and all the spe-  
cial functions registers remain unchanged during this  
mode. The idle mode can be terminated by any enabled  
interrupt or by a hardware reset.  
Note:  
C1, C2 = 30 pF ±10 pF for Crystals  
= 40 pF ±10 pF for Ceramic Resonators  
Note that when idle mode is terminated by a hardware  
reset, the device normally resumes program execution  
from where it left off, up to two machine cycles before the  
internal reset algorithm takes control. On-chip hardware  
inhibits access to internal RAM in this event, but access to  
the port pins is not inhibited. To eliminate the possibility of  
an unexpected write to a port pin when idle mode is termi-  
nated by a reset, the instruction following the one that  
invokes idle mode should not write to a port pin or to exter-  
nal memory.  
Figure 12. External Clock Drive Configuration  
NC  
XTAL2  
EXTERNAL  
OSCILLATOR  
SIGNAL  
XTAL1  
GND  
Power-down Mode  
In the Power-down mode, the oscillator is stopped, and the  
instruction that invokes Power-down is the last instruction  
executed. The on-chip RAM and Special Function Regis-  
ters retain their values until the Power-down mode is termi-  
nated. Exit from Power-down mode can be initiated either  
by a hardware reset or by an enabled external interrupt.  
Reset redefines the SFRs but does not change the on-chip  
RAM. The reset should not be activated before VCC is  
restored to its normal operating level and must be held  
Table 6. Status of External Pins During Idle and Power-down Modes  
Mode  
Program Memory  
Internal  
ALE  
PSEN  
PORT0  
Data  
PORT1  
Data  
PORT2  
Data  
PORT3  
Data  
Idle  
1
1
0
0
1
1
0
0
Idle  
External  
Float  
Data  
Data  
Address  
Data  
Data  
Power-down  
Power-down  
Internal  
Data  
Data  
External  
Float  
Data  
Data  
Data  
15