欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT40K05LV-3DQI 参数 Datasheet PDF下载

AT40K05LV-3DQI图片预览
型号: AT40K05LV-3DQI
PDF下载: 下载PDF文件 查看货源
内容描述: 5K - 50K盖茨FPGA协处理器与FreeRAM [5K - 50K Gates Coprocessor FPGA with FreeRAM]
分类和应用: 现场可编程门阵列可编程逻辑异步传输模式ATM
文件页数/大小: 67 页 / 1491 K
品牌: ATMEL [ ATMEL ]
 浏览型号AT40K05LV-3DQI的Datasheet PDF文件第12页浏览型号AT40K05LV-3DQI的Datasheet PDF文件第13页浏览型号AT40K05LV-3DQI的Datasheet PDF文件第14页浏览型号AT40K05LV-3DQI的Datasheet PDF文件第15页浏览型号AT40K05LV-3DQI的Datasheet PDF文件第17页浏览型号AT40K05LV-3DQI的Datasheet PDF文件第18页浏览型号AT40K05LV-3DQI的Datasheet PDF文件第19页浏览型号AT40K05LV-3DQI的Datasheet PDF文件第20页  
Set/Reset Scheme  
The AT40K/AT40KLV family reset scheme is essentially the same as the clock scheme  
except that there is only one Global Reset. A dedicated Global Set/Reset bus can be  
driven by any User I/O, except those used for clocking (Global Clocks or Fast Clocks).  
The automatic placement tool will choose the reset net with the most connections to use  
the global resources. You can change this by using an RSBUF component in your  
design to indicate the global reset. Additional resets will use the express bus network.  
The Global Set/Reset is distributed to each column of the array. Like Sector Clock mux,  
there is Sector Set/Reset mux at every four cells. Each sector column of four cells is  
set/reset by a Plane 5 express bus or Global Set/Reset using the Sector Set/Reset mux,  
see Figure 11 on page 17. The set/reset provided to each sector column of four cells is  
either inverted or non-inverted using the Sector Reset mux.  
The function of the Set/Reset input of a register is determined by a configuration bit in  
each cell. The Set/Reset input of a register is active low (logic 0) by default. Setting or  
Resetting of a register is asynchronous. Before configuration on power-up, a logic 1 (a  
high) is provided by each register (i.e., all registers are set at power-up).  
16  
AT40K/AT40KLV Series FPGA  
0896CFPGA04/02  
 复制成功!