欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT25640AN-10SU-2.7 参数 Datasheet PDF下载

AT25640AN-10SU-2.7图片预览
型号: AT25640AN-10SU-2.7
PDF下载: 下载PDF文件 查看货源
内容描述: [EEPROM, 8KX8, Serial, CMOS, PDSO8, 0.150 INCH, GREEN, PLASTIC, MS-012AA, SOIC-8]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟光电二极管内存集成电路
文件页数/大小: 26 页 / 706 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第3页浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第4页浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第5页浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第6页浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第8页浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第9页浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第10页浏览型号AT25640AN-10SU-2.7的Datasheet PDF文件第11页  
AT25080A/160A/320A/640A
2. Serial Interface Description
MASTER:
The device that generates the serial clock.
SLAVE:
Because the Serial Clock pin (SCK) is always an input, the AT25080A/160A/320A/640A
always operates as a slave.
TRANSMITTER/RECEIVER:
The AT25080A/160A/320A/640A has separate pins designated
for data transmission (SO) and reception (SI).
MSB:
The Most Significant Bit (MSB) is the first bit transmitted and received.
SERIAL OP-CODE:
After the device is selected with CS going low, the first byte will be
received. This byte contains the op-code that defines the operations to be performed.
INVALID OP-CODE:
If an invalid op-code is received, no data will be shifted into the
AT25080A/160A/320A/640A, and the serial output pin (SO) will remain in a high impedance
state until the falling edge of CS is detected again. This will reinitialize the serial communication.
CHIP SELECT:
The AT25080A/160A/320A/640A is selected when the CS pin is low. When the
device is not selected, data will not be accepted via the SI pin, and the serial output pin (SO) will
remain in a high impedance state.
HOLD:
The HOLD pin is used in conjunction with the CS pin to select the
AT25080A/160A/320A/640A. When the device is selected and a serial sequence is underway,
HOLD can be used to pause the serial communication with the master device without resetting
the serial sequence. To pause, the HOLD pin must be brought low while the SCK pin is low. To
resume serial communication, the HOLD pin is brought high while the SCK pin is low (SCK may
still toggle during HOLD). Inputs to the SI pin will be ignored while the SO pin is in the high
impedance state.
WRITE PROTECT:
The write protect pin (WP) will allow normal read/write operations when held
high. When the WP pin is brought low and WPEN bit is “1”, all write operations to the status reg-
ister are inhibited. WP going low while CS is still low will interrupt a write to the status register. If
the internal write cycle has already been initiated, WP going low will have no effect on any write
operation to the status register. The WP pin function is blocked when the WPEN bit in the status
register is “0”. This will allow the user to install the AT25080A/160A/320A/640A in a system with
the WP pin tied to ground and still be able to write to the status register. All WP pin functions are
enabled when the WPEN bit is set to “1”.
7
3347L–SEEPR–06/07