欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第155页浏览型号90USB82-16MU的Datasheet PDF文件第156页浏览型号90USB82-16MU的Datasheet PDF文件第157页浏览型号90USB82-16MU的Datasheet PDF文件第158页浏览型号90USB82-16MU的Datasheet PDF文件第160页浏览型号90USB82-16MU的Datasheet PDF文件第161页浏览型号90USB82-16MU的Datasheet PDF文件第162页浏览型号90USB82-16MU的Datasheet PDF文件第163页  
AT90USB82/162  
The UPEn bit is set if the next character that can be read from the receive buffer had a Parity  
Error when received and the Parity Checking was enabled at that point (UPMn1 = 1). This bit is  
valid until the receive buffer (UDRn) is read.  
17.6.6  
17.6.7  
Disabling the Receiver  
In contrast to the Transmitter, disabling of the Receiver will be immediate. Data from ongoing  
receptions will therefore be lost. When disabled (i.e., the RXENn is set to zero) the Receiver will  
no longer override the normal function of the RxDn port pin. The Receiver buffer FIFO will be  
flushed when the Receiver is disabled. Remaining data in the buffer will be lost  
Flushing the Receive Buffer  
The receiver buffer FIFO will be flushed when the Receiver is disabled, i.e., the buffer will be  
emptied of its contents. Unread data will be lost. If the buffer has to be flushed during normal  
operation, due to for instance an error condition, read the UDRn I/O location until the RXCn Flag  
is cleared. The following code example shows how to flush the receive buffer.  
Assembly Code Example(1)  
USART_Flush:  
sbis UCSRnA, RXCn  
ret  
in  
rjmp USART_Flush  
C Code Example(1)  
r16, UDRn  
void USART_Flush( void )  
{
unsigned char dummy;  
while ( UCSRnA & (1<<RXCn) ) dummy = UDRn;  
}
Note:  
1. See “About Code Examples” on page 7.  
17.7 Asynchronous Data Reception  
The USART includes a clock recovery and a data recovery unit for handling asynchronous data  
reception. The clock recovery logic is used for synchronizing the internally generated baud rate  
clock to the incoming asynchronous serial frames at the RxDn pin. The data recovery logic sam-  
ples and low pass filters each incoming bit, thereby improving the noise immunity of the  
Receiver. The asynchronous reception operational range depends on the accuracy of the inter-  
nal baud rate clock, the rate of the incoming frames, and the frame size in number of bits.  
17.7.1  
Asynchronous Clock Recovery  
The clock recovery logic synchronizes internal clock to the incoming serial frames. Figure 17-5  
illustrates the sampling process of the start bit of an incoming frame. The sample rate is 16 times  
the baud rate for Normal mode, and eight times the baud rate for Double Speed mode. The hor-  
izontal arrows illustrate the synchronization variation due to the sampling process. Note the  
larger time variation when using the Double Speed mode (U2Xn = 1) of operation. Samples  
denoted zero are samples done when the RxDn line is idle (i.e., no communication activity).  
159  
7707D–AVR–07/08  
 复制成功!