欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第210页浏览型号90USB1287-16AU的Datasheet PDF文件第211页浏览型号90USB1287-16AU的Datasheet PDF文件第212页浏览型号90USB1287-16AU的Datasheet PDF文件第213页浏览型号90USB1287-16AU的Datasheet PDF文件第215页浏览型号90USB1287-16AU的Datasheet PDF文件第216页浏览型号90USB1287-16AU的Datasheet PDF文件第217页浏览型号90USB1287-16AU的Datasheet PDF文件第218页  
19.6.3  
USART MSPIM Control and Status Register n B - UCSRnB  
Bit  
7
6
5
4
3
2
-
1
-
0
-
RXCIEn  
R/W  
0
TXCIEn  
R/W  
0
UDRIE  
R/W  
0
RXENn  
R/W  
0
TXENn  
R/W  
0
UCSRnB  
Read/Write  
Initial Value  
R
1
R
1
R
0
• Bit 7 - RXCIEn: RX Complete Interrupt Enable  
Writing this bit to one enables interrupt on the RXCn Flag. A USART Receive Complete interrupt  
will be generated only if the RXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the RXCn bit in UCSRnA is set.  
• Bit 6 - TXCIEn: TX Complete Interrupt Enable  
Writing this bit to one enables interrupt on the TXCn Flag. A USART Transmit Complete interrupt  
will be generated only if the TXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the TXCn bit in UCSRnA is set.  
• Bit 5 - UDRIE: USART Data Register Empty Interrupt Enable  
Writing this bit to one enables interrupt on the UDREn Flag. A Data Register Empty interrupt will  
be generated only if the UDRIE bit is written to one, the Global Interrupt Flag in SREG is written  
to one and the UDREn bit in UCSRnA is set.  
• Bit 4 - RXENn: Receiver Enable  
Writing this bit to one enables the USART Receiver in MSPIM mode. The Receiver will override  
normal port operation for the RxDn pin when enabled. Disabling the Receiver will flush the  
receive buffer. Only enabling the receiver in MSPI mode (i.e. setting RXENn=1 and TXENn=0)  
has no meaning since it is the transmitter that controls the transfer clock and since only master  
mode is supported.  
• Bit 3 - TXENn: Transmitter Enable  
Writing this bit to one enables the USART Transmitter. The Transmitter will override normal port  
operation for the TxDn pin when enabled. The disabling of the Transmitter (writing TXENn to  
zero) will not become effective until ongoing and pending transmissions are completed, i.e.,  
when the Transmit Shift Register and Transmit Buffer Register do not contain data to be trans-  
mitted. When disabled, the Transmitter will no longer override the TxDn port.  
• Bit 2:0 - Reserved Bits in MSPI mode  
When in MSPI mode, these bits are reserved for future use. For compatibility with future devices,  
these bits must be written to zero when UCSRnB is written.  
19.6.4  
USART MSPIM Control and Status Register n C - UCSRnC  
Bit  
7
6
5
4
3
2
1
0
UMSELn1  
UMSELn0  
-
-
-
UDORDn  
UCPHAn  
UCPOLn  
UCSRnC  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R
0
R
0
R
0
R/W  
1
R/W  
1
R/W  
0
• Bit 7:6 - UMSELn1:0: USART Mode Select  
214  
AT90USB64/128  
7593A–AVR–02/06  
 复制成功!