欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB1287-16AU 参数 Datasheet PDF下载

90USB1287-16AU图片预览
型号: 90USB1287-16AU
PDF下载: 下载PDF文件 查看货源
内容描述: 单片机具有ISP功能的Flash和USB控制器64 / 128K字节 [Microcontroller with 64/128K Bytes of ISP Flash and USB Controller]
分类和应用: 微控制器
文件页数/大小: 434 页 / 3172 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB1287-16AU的Datasheet PDF文件第129页浏览型号90USB1287-16AU的Datasheet PDF文件第130页浏览型号90USB1287-16AU的Datasheet PDF文件第131页浏览型号90USB1287-16AU的Datasheet PDF文件第132页浏览型号90USB1287-16AU的Datasheet PDF文件第134页浏览型号90USB1287-16AU的Datasheet PDF文件第135页浏览型号90USB1287-16AU的Datasheet PDF文件第136页浏览型号90USB1287-16AU的Datasheet PDF文件第137页  
AT90USB64/128  
to be written anytime. When the OCRnA I/O location is written the value written will be put into  
the OCRnA Buffer Register. The OCRnA Compare Register will then be updated with the value  
in the Buffer Register at the next timer clock cycle the TCNTn matches TOP. The update is done  
at the same timer clock cycle as the TCNTn is cleared and the TOVn Flag is set.  
Using the ICRn Register for defining TOP works well when using fixed TOP values. By using  
ICRn, the OCRnA Register is free to be used for generating a PWM output on OCnA. However,  
if the base PWM frequency is actively changed (by changing the TOP value), using the OCRnA  
as TOP is clearly a better choice due to its double buffer feature.  
In fast PWM mode, the compare units allow generation of PWM waveforms on the OCnx pins.  
Setting the COMnx1:0 bits to two will produce a non-inverted PWM and an inverted PWM output  
can be generated by setting the COMnx1:0 to three (see Table on page 141). The actual OCnx  
value will only be visible on the port pin if the data direction for the port pin is set as output  
(DDR_OCnx). The PWM waveform is generated by setting (or clearing) the OCnx Register at  
the compare match between OCRnx and TCNTn, and clearing (or setting) the OCnx Register at  
the timer clock cycle the counter is cleared (changes from TOP to BOTTOM).  
The PWM frequency for the output can be calculated by the following equation:  
f
clk_I/O  
f
= ----------------------------------  
OCnxPWM  
N ⋅ (1 + TOP)  
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).  
The extreme values for the OCRnx Register represents special cases when generating a PWM  
waveform output in the fast PWM mode. If the OCRnx is set equal to BOTTOM (0x0000) the out-  
put will be a narrow spike for each TOP+1 timer clock cycle. Setting the OCRnx equal to TOP  
will result in a constant high or low output (depending on the polarity of the output set by the  
COMnx1:0 bits.)  
A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved by set-  
ting OCnA to toggle its logical level on each compare match (COMnA1:0 = 1). This applies only  
if OCR1A is used to define the TOP value (WGM13:0 = 15). The waveform generated will have  
a maximum frequency of fOC A = fclk_I/O/2 when OCRnA is set to zero (0x0000). This feature is  
n
similar to the OCnA toggle in CTC mode, except the double buffer feature of the Output Com-  
pare unit is enabled in the fast PWM mode.  
14.8.4  
Phase Correct PWM Mode  
The phase correct Pulse Width Modulation or phase correct PWM mode (WGMn3:0 = 1, 2, 3,  
10, or 11) provides a high resolution phase correct PWM waveform generation option. The  
phase correct PWM mode is, like the phase and frequency correct PWM mode, based on a dual-  
slope operation. The counter counts repeatedly from BOTTOM (0x0000) to TOP and then from  
TOP to BOTTOM. In non-inverting Compare Output mode, the Output Compare (OCnx) is  
cleared on the compare match between TCNTn and OCRnx while upcounting, and set on the  
compare match while downcounting. In inverting Output Compare mode, the operation is  
inverted. The dual-slope operation has lower maximum operation frequency than single slope  
operation. However, due to the symmetric feature of the dual-slope PWM modes, these modes  
are preferred for motor control applications.  
The PWM resolution for the phase correct PWM mode can be fixed to 8-, 9-, or 10-bit, or defined  
by either ICRn or OCRnA. The minimum resolution allowed is 2-bit (ICRn or OCRnA set to  
133  
7593A–AVR–02/06  
 复制成功!