欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9317707QNC 参数 Datasheet PDF下载

5962-9317707QNC图片预览
型号: 5962-9317707QNC
PDF下载: 下载PDF文件 查看货源
内容描述: 弧度。宽容高速16 KB ×9并行FIFO [Rad. Tolerant High Speed 16 Kb x 9 Parallel FIFO]
分类和应用: 存储内存集成电路先进先出芯片异步传输模式ATM时钟
文件页数/大小: 20 页 / 2049 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号5962-9317707QNC的Datasheet PDF文件第1页浏览型号5962-9317707QNC的Datasheet PDF文件第2页浏览型号5962-9317707QNC的Datasheet PDF文件第4页浏览型号5962-9317707QNC的Datasheet PDF文件第5页浏览型号5962-9317707QNC的Datasheet PDF文件第6页浏览型号5962-9317707QNC的Datasheet PDF文件第7页浏览型号5962-9317707QNC的Datasheet PDF文件第8页浏览型号5962-9317707QNC的Datasheet PDF文件第9页  
M67206H
Pin Description
Names
I0-8
Q0-8
W
R
RS
EF
FF
XO/HF
XI
FL/RT
VCC
GND
Description
Inputs
Outputs
Write Enable
Read Enable
Reset
Empty Flag
Full Flag
Expansion Out/Half-Full Flag
Expansion IN
First Load/Retransmit
Power Supply
Ground
Data In (I
0
- I
8
)
Reset (RS)
Data inputs for 9-bit data
Reset occurs whenever the Reset (RS) input is taken to a low state. Reset returns both
internal read and write pointers to the first location. A reset is required after power-up
before a write operation can be enabled. Both the Read Enable (R) and Write Enable
(W) inputs must be in the high state during the period shown in Figure 1 (i.e. t
RSS
before
the rising edge of RS) and should not change until t
RSR
after the rising edge of RS. The
Half-Full Flag (HF) will be reset to high After Reset (RS)
Figure 1.
Reset
Notes:
1. EF, FF and HF may change status during reset, but flags will be valid at t
RSC
.
2. W and R = VIH around the rising edge of RS.
3
4143J–AERO–04/07