欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-0324601V9A 参数 Datasheet PDF下载

5962-0324601V9A图片预览
型号: 5962-0324601V9A
PDF下载: 下载PDF文件 查看货源
内容描述: 低压抗辐射的32位SPARC嵌入式处理器 [Low-Voltage Rad-Hard 32-bit SPARC Embedded Processor]
分类和应用: 微控制器和处理器外围集成电路微处理器时钟
文件页数/大小: 42 页 / 3365 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号5962-0324601V9A的Datasheet PDF文件第3页浏览型号5962-0324601V9A的Datasheet PDF文件第4页浏览型号5962-0324601V9A的Datasheet PDF文件第5页浏览型号5962-0324601V9A的Datasheet PDF文件第6页浏览型号5962-0324601V9A的Datasheet PDF文件第8页浏览型号5962-0324601V9A的Datasheet PDF文件第9页浏览型号5962-0324601V9A的Datasheet PDF文件第10页浏览型号5962-0324601V9A的Datasheet PDF文件第11页  
TSC695FL
Table 2.
System Registers Address Map (Continued)
System Register Name
Memory Configuration Register
I/O Configuration Register
Waitstate Configuration Register
Access Protection Segment 1 Base Register
Access Protection Segment 1 End Register
Access Protection Segment 2 Base Register
Access Protection Segment 2 End Register
Interrupt Shape Register
Interrupt Pending Register
Interrupt Mask Register
Interrupt Clear Register
Interrupt Force Register
Watchdog Timer Register
Watchdog Timer Trap Door Set
Real Time Clock Timer <Counter> Register
Real Time Clock Timer <Scaler> Register
General Purpose Timer <Counter> Register
General Purpose Timer <Scaler> Register
Timers Control Register
General Purpose Interface Configuration Register
General Purpose Interface Data Register
UART ’A’ Rx & Tx Register
UART ’B’ Rx & Tx Register
UART Status Register
MCNFR
IOCNFR
WSCNFR
APS1BR
APS1ER
APS2BR
APS2ER
INTSHR
INTPDR
INTMKR
INTCLR
INTFCR
WDOGTR
WDOGST
RTCCR
RTCSR
GPTCR
GPTSR
TIMCTR
GPICNFR
GPIDATR
UARTAR
UARTBR
UARTSR
Address
0x 01F8 0010
0x 01F8 0014
0x 01F8 0018
0x 01F8 0020
0x 01F8 0024
0x 01F8 0028
0x 01F8 002C
0x 01F8 0044
0x 01F8 0048
0x 01F8 004C
0x 01F8 0050
0x 01F8 0054
0x 01F8 0060
0x 01F8 0064
0x 01F8 0080
0x 01F8 0084
0x 01F8 0088
0x 01F8 008C
0x 01F8 0098
0x 01F8 00A8
0x 01F8 00AC
0x 01F8 00E0
0x 01F8 00E4
0x 01F8 00E8
Wait-state and Time-out
Generator
It is possible to control the wait state generation by programming a Waitstate Configura-
tion Register. The maximum programmable number of wait-states is applied by default
at reset.
It is possible to program the number of wait states for the following combinations:
RAM read and write
PROM read and write (i.e. EEPROM or Flash write)
Exchange Memory read/write
Four individual I/O peripherals read/write
7
4204C–AERO–05/05