ACD2202
LOGIC PROGRAMMING
Synthesizer Register Programming
The ACD2202 includes two PLL synthesizers. Each
synthesizer contains programmable Reference and
Main dividers, which allow a wide range of local
oscillator frequencies. The 22-bit registers that control
the dividers are programmed via a shared three-wire
bus, consisting of Data, Clock and Enable lines.
Table 7: Register Select Bits
SELECT
BITS
DESTINATION REGISTER FOR
SERIAL DATA
S
2
S
1
The data word for each register is entered serially
in order with the most significant bit (MSB) first and
the least significant bit (LSB) last. The rising edge
of the Clock pulse shifts each data value into the
register. The Enable line must be low for the duration
of the data entry, then set high to latch the data into
the register. (See Figure 4.)
0
0
1
1
0
1
0
1
Reference Divider Register for PLL2
Main Divider Register for PLL2
Reference Divider Register for PLL1
Main Divider Register for PLL1
Reference Divider Programming
Register Select Bits
The reference divider register for each synthesizer
consists of fifteen divider bits, five program mode
bits and the two register select bits, as shown in
Table 8. The fifteen divider bits allow a divide ratio
from 3 to 32767, inclusive, as shown in Table 9.
The two least significant bits of each register are
register select bits that determine which register is
programmed during a particular data entry cycle.
Table 7 indicates the register select bit settings used
to program each of the available registers.
Table 8: Reference Divider Registers
MSB
LSB
22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
Program Mode Reference Divider Divide Ratio, R
Select
D
5
D
4
D
3
D
2
D
1
R
R
R
R
R
R
R
9
R
8
R
7
R
6
R
5
R
4
R
3
R
2
R
1
S
2
S
1
15 14 13 12 11 10
Table 9: Reference Divider R Counter Bits
DIVIDE
R
R
R
R
R
R
R
9
R
8
R
7
R
6
R
5
R
4
R
R
2
R
RATIO R
15 14 13 12 11 10
3
0
1
-
1
1
0
-
3
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
0
0
-
1
0
-
4
-
32767
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Notes:
Divide ratios less than 3 are prohibited.
Data Sheet - Rev 2.1
12/2003
11