欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC440EPX-SPAFFFTS 参数 Datasheet PDF下载

PPC440EPX-SPAFFFTS图片预览
型号: PPC440EPX-SPAFFFTS
PDF下载: 下载PDF文件 查看货源
内容描述: 440EPx的PowerPC嵌入式处理器 [PowerPC 440EPx Embedded Processor]
分类和应用: PC
文件页数/大小: 94 页 / 3193 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第86页浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第87页浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第88页浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第89页浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第90页浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第92页浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第93页浏览型号PPC440EPX-SPAFFFTS的Datasheet PDF文件第94页  
Revision 1.26 – October 15, 2007  
440EPx – PPC440EPx Embedded Processor  
Preliminary Data Sheet  
Initialization  
The PPC440EPx provides the option for setting initial parameters based on default values or by reading them from  
a slave PROM attached to the IIC0 bus (see “Serial EEPROM” below). Some of the default values can be altered  
by strapping on external pins (see “Strapping” below).  
Strapping  
While the SysReset input pin is low (system reset), the state of certain I/O pins is read to enable certain default  
initial conditions prior to PPC440EPx start-up. The actual capture instant is the nearest reference clock edge  
before the deassertion of reset. These pins must be strapped using external pull-up (logical 1) or pull-down  
(logical 0) resistors to select the desired default conditions. These pins are used for strap functions only during  
reset. Following reset they are used for normal functions. The signal names assigned to the pins for normal  
operation are shown in parentheses following the pin number.  
Note: When UART0_DCD, UART0_DSR and UART0_CTS are used functionally, the pin straps should be isolated  
from the UART transceiver during reset as the transceiver may overdrive the pin straps and cause the PPC440EPx  
to read incorrect straps.  
The following table lists the strapping pins along with their functions and strapping options:  
Table 27. Strapping Pin Assignments  
Pin Strapping  
Function  
Option  
C28  
C29  
A29  
(UART0_DCD)  
(UART0_DSR)  
(UART0_CTS)  
Serial device is disabled. Each of the six options (A–  
F) is a combination of boot source, boot-source  
width, and clock frequency specifications. Refer to  
the IIC Bootstrap Controller chapter in the  
PPC440EPx Embedded Processor User’s Manual  
for details.  
A
0
0
0
0
1
1
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
0
1
1
B
C
D
E
F
Serial device is enabled. The option being selected is  
the IIC0 slave address that will respond with  
strapping data.  
G (0xA8)  
H (0xA4)  
Serial EEPROM  
During reset, initial conditions other than those obtained from the strapping pins can be read from a ROM device  
connected to the IIC0 port. At the de-assertion of reset, if the bootstrap controller is enabled, the PPC440EPx  
sequentially reads 16B from the ROM device on the IIC0 port and sets the SDR0_SDSTP0, SDR0_SDSTP1,  
SDR0_SDSTP2 and SDR0_SDSTP3 registers accordingly.  
The initialization settings and their default values are covered in detail in the PowerPC 440EPx User’s Manual.  
AMCC Proprietary  
91  
 复制成功!