欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC440GRX-SUA400T 参数 Datasheet PDF下载

PPC440GRX-SUA400T图片预览
型号: PPC440GRX-SUA400T
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microprocessor, 32-Bit, 400MHz, CMOS, PBGA680, 35 MM, ROHS COMPLIANT, THERMALLY ENHANCED, PLASTIC, BGA-680]
分类和应用: 时钟外围集成电路
文件页数/大小: 90 页 / 1370 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第6页浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第7页浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第8页浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第9页浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第11页浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第12页浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第13页浏览型号PPC440GRX-SUA400T的Datasheet PDF文件第14页  
Revision 1.11 – July 22, 2008  
440GRx – PPC440GRx Embedded Processor  
PowerPC 440 Processor  
Preliminary Data Sheet  
The PowerPC 440 processor is designed for high-end applications: RAID controllers, SAN, iSCSI, routers,  
switches, printers, set-top boxes, etc. It implements the Book E PowerPC embedded architecture and uses the  
128-bit version of IBM’s on-chip CoreConnect Bus Architecture.  
Features include:  
• Up to 667MHz operation  
• PowerPC Book E architecture  
• 32KB I-cache, 32KB D-cache  
– UTLB Word Wide parity on data and tag address parity with exception force  
• Three logical regions in D-cache: locked, transient, normal  
• D-cache full line flush capability  
• 41-bit virtual address, 36-bit (64GB) physical address  
• Superscalar, out-of-order execution  
• 7-stage pipeline  
• 3 execution pipelines  
• Dynamic branch prediction  
• Memory management unit  
– 64-entry, full associative, unified TLB with optional parity  
– Separate instruction and data micro-TLBs  
– Storage attributes for write-through, cache-inhibited, guarded, and big or little endian  
• Debug facilities  
– Multiple instruction and data range breakpoints  
– Data value compare  
– Single step, branch, and trap events  
– Non-invasive real-time trace interface  
• 24 DSP instructions  
– Single cycle multiply and multiply-accumulate  
– 32 x 32 integer multiply  
– 16 x 16 -> 32-bit MAC  
SRAM Controller  
The internal SRAM controller (ISC) supports the following features:  
• One bank (Bank 0) of 16KB configurable as 4KB, 8KB or 16KB (128 bits wide)  
• 128-bit slave attachment addressable by any PLB master  
• Transfers by PLB slave cycles:  
– Single-beat read and write (1 to 8 bytes for 64-bit masters, 1 to 16 bytes for 128-bit masters)  
– 4-word line read and write  
– 8-word line read and write  
– Double word read and write bursts for 64-bit masters  
– Quadword read and write bursts for 128-bit masters  
– Slave-terminated double word and quadword fixed length bursts  
– Master-terminated variable length bursts  
• Guarded memory access on 4 KB boundaries  
• Data parity checking  
• Data transfers occur at PLB bus speeds.  
• Power management  
10  
AMCC Proprietary