欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC405GP-3DE266CZ 参数 Datasheet PDF下载

PPC405GP-3DE266CZ图片预览
型号: PPC405GP-3DE266CZ
PDF下载: 下载PDF文件 查看货源
内容描述: 的Power PC 405GP嵌入式处理器 [Power PC 405GP Embedded Processor]
分类和应用: PC
文件页数/大小: 59 页 / 1340 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第51页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第52页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第53页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第54页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第55页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第57页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第58页浏览型号PPC405GP-3DE266CZ的Datasheet PDF文件第59页  
Revision 2.03 – September 7, 2007  
405GP – Power PC 405GP Embedded Processor  
Data Sheet  
PPC405GP Strapping Pin Assignments (Part 2 of 2)  
Function  
Option  
Ball Strapping  
PCI Divider from PLB 2, 3  
D18/A20  
GPIO1[TS1E]  
C20/C19  
GPIO2[TS2E]  
Divide by 1  
Divide by 2  
Divide by 3  
Divide by 4  
0
0
1
1
0
1
0
1
External Bus Divider from PLB 2  
K25/K20  
EMCTxErr  
K23/J21  
EMCTxEn  
Divide by 2  
Divide by 3  
Divide by 4  
Divide by 5  
0
0
1
1
0
1
0
1
ROM Width  
AD2/N7  
UART1_RTS/  
UART1_DTR  
AC2/N3  
UART1_Tx  
8-bit ROM  
16-bit ROM  
32-bit ROM  
Reserved  
0
0
1
1
0
1
0
1
ROM Location  
U2/P4  
HoldAck  
PPC405GP Peripheral Attach  
PPC405GP PCI Attach  
0
1
PCI Asynchronous Mode Enable  
Y3/U4  
ExtAck  
Synchronous PCI Mode  
Asynchronous Mode  
0
1
PCI Arbiter Enable 3  
AF18/AB18  
GPIO4[TS2O]  
Internal Arbiter Disabled  
Internal Arbiter Enabled  
0
1
Note:  
1. The tune bits adjust parameters that control PLL jitter. The recommended values minimize jitter for the PLL implemented in the  
PPC405GP. These bits are shown for information only; and do not require modification except in special clocking circumstances such as  
spread spectrum clocking. For details on the use of Spread Spectrum Clock Generators (SSCGs) with the PPC405GP, visit the technical  
documents area of the AMCC PowerPC web site.  
2. Not all combinations of dividers produce valid operating configurations. Frequencies must be within the limits specified in “Clocking  
Specifications” on page 47. Further requirements are detailed in the Clocking chapter of the PowerPC 405GP Embedded Processor  
User’s Manual.  
3. Additional consideration must be given to pins that normally function as Trace signals. Improved design margin can be gained by using  
three-state buffers instead of strapping resistors, and minimizing trace lengths and stubs.  
56  
AMCC  
 复制成功!