Revision 1.23 - January 28, 2009
PPC405EX – PowerPC 405EX Embedded Processor
Data Sheet
Figure 9. DDR SDRAM Read Data Path for a Single Data Bit
FF: Flip-Flop
DDR 1X Clock
Ext FeedBack
Signals
Driver
MemFBD
FeedBack
Signal Gen
Coarse Delay
Read Start
CAS Lat Delay
DDR 1X Clock
Read Latency adjust circuit
Rec
Stage 2 Store
Oversampling
Fine Delay
MemFBR
Fine Delay
(Guard Band)
DQS aligned
feedback signal
Cycles
Delay
+1
Feedback
T1 T2 T3 T4
On-time sample clock
Data Capture
Window
Adjust
Oversampling
Clock
0
1
2
Q2_Ovs
3
Package
pins
0
2
FF
FF
Q3
Compare
FF
Q2
PLB bus
FF
(x64+ECC)
D
Read FIFO
[0:63]
Mux
C
Mux
Upper
DQS Rising
Edge Sync
MemData
Stage 2
Stage 3
Stage 1
Lower
(x32 bits +
x8 bits ECC)
FF
FF
FF
Q3
1
3
(x64+ECC)
Q2
PLB bus
FF
D
[64:127]
Mux
C
Mux
Programmed
Read DQS
Delay
DQS Falling
Edge Sync
DQS
(x4 + x1
ECC bits)
DDR 1X Clock
PLB 1X Clock
ECC detection and correction if enabled occurs after Stage 3 before completing the read on the PLB.
DDR SDRAM Read Cycle Timing
The following diagram illustrates the relationship of the signals involved with a DDR read operation.
Figure 10. DDR SDRAM Memory Data and DQS
DQS
T
SD
MemData
T
HD
66
AMCC Proprietary