欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5320 参数 Datasheet PDF下载

CS5320图片预览
型号: CS5320
PDF下载: 下载PDF文件 查看货源
内容描述: PCI匹配制造商, 3.3V [PCI Match Maker, 3.3V]
分类和应用: PC
文件页数/大小: 160 页 / 1544 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号CS5320的Datasheet PDF文件第118页浏览型号CS5320的Datasheet PDF文件第119页浏览型号CS5320的Datasheet PDF文件第120页浏览型号CS5320的Datasheet PDF文件第121页浏览型号CS5320的Datasheet PDF文件第123页浏览型号CS5320的Datasheet PDF文件第124页浏览型号CS5320的Datasheet PDF文件第125页浏览型号CS5320的Datasheet PDF文件第126页  
Revision 5.03 – June 14, 2006  
S5320 – PCI Match Maker: Pass-Thru Operation  
Data Sheet  
Pass-Thru Burst Reads  
address into the Pass-Thru Address Register (APTA).  
If the S5320 determines that the address is within one  
of its defined Pass-Thru regions, it indicates to the  
Add-On that a write to the Pass-Thru Data Register or  
Pass-Thru Read FIFO (APTD) is required.  
A Pass-Thru burst read operation occurs when a PCI  
initiator reads multiple DWORDs from a Pass-Thru  
region. A burst transfer consists of a single address  
and multiple data phases. The S5320 stores the PCI  
Figure 67. PCI to Add-On Passive Burst Read  
3
4
7
8
9
0
1
2
5
6
10  
11  
12  
13  
ADCLK  
PTATN#  
PTBURST#  
PTNUM[1:0]  
PTWR  
0h  
PTBE[3:0]#  
SELECT#  
ADR[6:2]  
BE[3:0]#  
WR#  
D1  
D2  
D3  
D4  
Fh  
2Ch  
0h  
DQ[31:0]  
PTADR#  
PTRDY#  
ADDR  
Data 1 Data 2  
Data 3  
Data 4  
Figure 66 shows a Passive Mode Pass-Thru burst  
read access (Add-On write) of four DWORDs, using  
PTADR# to provide an address-phase.  
PTBURST# Asserted. The access has multiple data  
phases.  
PTNUM[1:0] 1h. Indicates the access is to Pass-Thru  
region 1.  
Clock 0: PCI address information is stored in the  
Pass-Thru Address Register. The address is recog-  
nized as a PCI read of Pass-Thru region 1. Add-On  
bus signals PTATN#, PTBURST#, PTNUM[1:0],  
PTWR and PTBE[3:0] will update on the next rising  
edge of ADCLK  
PTWR Deasserted. Indicates the access is a read.  
PTBE[3:0]# D1. Indicates valid bytes for the first data  
transfer.  
Clock 2: The Add-On logic has sampled PTATN# and  
PTBURST# active, indicating that at least two read  
data transfers are requested by the PCI. The Add-On  
will start servicing the Burst Read transfer by first read-  
ing the Pass-Thru Address via the PTADR# input. This  
is an asynchronous read, meaning that the address  
will appear on DQ after a propagation delay from the  
assertion of PTADR#. In the event that the address is  
not required, this cycle and the next could be skipped  
(as the next clock provides a turn-around cycle).  
Clock 1: Pass-Thru signals PTATN#, PTBURST#,  
PTNUM[1:0], PTWR and PTBE[3:0] are driven to indi-  
cate what action is required by Add-On logic. These  
status signals are valid only when PTATN# is active.  
Add-On logic can decode status signals upon the  
assertion of PTATN#.  
PTATN# Asserted. Indicates Pass-Thru access is  
pending.  
122  
DS1656  
AMCC Confidential and Proprietary