欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM7256AEFC256-5 参数 Datasheet PDF下载

EPM7256AEFC256-5图片预览
型号: EPM7256AEFC256-5
PDF下载: 下载PDF文件 查看货源
内容描述: [EE PLD, 5.5ns, 256-Cell, CMOS, PBGA256, FINE LINE, BGA-256]
分类和应用: 时钟LTE输入元件可编程逻辑
文件页数/大小: 64 页 / 437 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM7256AEFC256-5的Datasheet PDF文件第31页浏览型号EPM7256AEFC256-5的Datasheet PDF文件第32页浏览型号EPM7256AEFC256-5的Datasheet PDF文件第33页浏览型号EPM7256AEFC256-5的Datasheet PDF文件第34页浏览型号EPM7256AEFC256-5的Datasheet PDF文件第36页浏览型号EPM7256AEFC256-5的Datasheet PDF文件第37页浏览型号EPM7256AEFC256-5的Datasheet PDF文件第38页浏览型号EPM7256AEFC256-5的Datasheet PDF文件第39页  
MAX 7000A Programmable Logic Device Data Sheet  
Table 18. EPM7032AE Internal Timing Parameters (Part 1 of 2)  
Note (1)  
Symbol  
Parameter  
Conditions  
Speed Grade  
-7  
Unit  
-4  
-10  
Min  
Max Min  
Max  
Min Max  
tIN  
tIO  
Input pad and buffer delay  
0.7  
0.7  
1.2  
1.2  
1.5  
1.5  
ns  
ns  
I/O input pad and buffer  
delay  
tFIN  
Fast input delay  
2.3  
1.9  
0.5  
1.5  
0.6  
0.0  
0.8  
2.8  
3.1  
0.8  
2.5  
1.0  
0.0  
1.3  
3.4  
4.0  
1.0  
3.3  
1.2  
0.0  
1.8  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tSEXP  
tPEXP  
tLAD  
tLAC  
tIOE  
Shared expander delay  
Parallel expander delay  
Logic array delay  
Logic control array delay  
Internal output enable delay  
tOD1  
Output buffer and pad  
C1 = 35 pF  
C1 = 35 pF  
delay, slow slew rate = off  
V
CCIO = 3.3 V  
tOD2  
tOD3  
tZX1  
tZX2  
tZX3  
Output buffer and pad  
1.3  
5.8  
4.0  
4.5  
9.0  
1.8  
6.3  
4.0  
4.5  
9.0  
4.0  
2.3  
6.8  
ns  
ns  
ns  
ns  
ns  
delay, slow slew rate = off (5)  
VCCIO = 2.5 V  
Output buffer and pad  
delay, slow slew rate = on  
VCCIO = 2.5 V or 3.3 V  
C1 = 35 pF  
Output buffer enable delay, C1 = 35 pF  
slow slew rate = off  
5.0  
VCCIO = 3.3 V  
Output buffer enable delay, C1 = 35 pF  
5.5  
slow slew rate = off  
VCCIO = 2.5 V  
(5)  
Output buffer enable delay, C1 = 35 pF  
slow slew rate = on  
10.0  
V
CCIO = 3.3 V  
tXZ  
tSU  
tH  
Output buffer disable delay C1 = 5 pF  
Register setup time  
4.0  
2.0  
1.0  
1.5  
5.0  
ns  
ns  
ns  
ns  
1.3  
0.6  
1.0  
2.8  
1.3  
1.5  
Register hold time  
tFSU  
Register setup time of fast  
input  
tFH  
Register hold time of fast  
input  
1.5  
1.5  
1.5  
ns  
tRD  
Register delay  
0.7  
0.6  
1.2  
1.0  
1.5  
1.3  
ns  
ns  
tCOMB  
Combinatorial delay  
Altera Corporation  
35  
 复制成功!