欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM3256AQC208-10N 参数 Datasheet PDF下载

EPM3256AQC208-10N图片预览
型号: EPM3256AQC208-10N
PDF下载: 下载PDF文件 查看货源
内容描述: [EE PLD, 10ns, 256-Cell, CMOS, PQFP208, PLASTIC, QFP-208]
分类和应用: 时钟输入元件可编程逻辑
文件页数/大小: 46 页 / 422 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM3256AQC208-10N的Datasheet PDF文件第1页浏览型号EPM3256AQC208-10N的Datasheet PDF文件第2页浏览型号EPM3256AQC208-10N的Datasheet PDF文件第3页浏览型号EPM3256AQC208-10N的Datasheet PDF文件第4页浏览型号EPM3256AQC208-10N的Datasheet PDF文件第6页浏览型号EPM3256AQC208-10N的Datasheet PDF文件第7页浏览型号EPM3256AQC208-10N的Datasheet PDF文件第8页浏览型号EPM3256AQC208-10N的Datasheet PDF文件第9页  
MAX 3000A Programmable Logic Device Family Data Sheet
Figure 1. MAX 3000A Device Block Diagram
INPUT/GCLK1
INPUT/OE2/GCLK2
INPUT/OE1
INPUT/GCLRn
6 or 10 Output Enables
(1)
LAB A
I/O
Control
Block
2 to
16
Macrocells
1 to 16
36
36
6 or 10 Output Enables
(1)
LAB B
Macrocells
17 to 32
2 to
16
I/O
Control
Block
2 to 16 I/O
2 to 16 I/O
16
16
2 to 16
PIA
LAB D
36
Macrocells
49 to 64
2 to
16
I/O
Control
Block
6 or 10
6 or 10
LAB C
I/O
Control
Block
2 to
16
Macrocells
33 to 48
2 to 16
36
2 to 16 I/O
2 to 16 I/O
16
16
2 to 16
6 or 10
6 or 10
2 to 16
Note:
(1)
EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have
10 output enables.
Logic Array Blocks
The MAX 3000A device architecture is based on the linking of
high–performance LABs. LABs consist of 16–macrocell arrays, as shown
in
Multiple LABs are linked together via the PIA, a global bus
that is fed by all dedicated input pins, I/O pins, and macrocells.
Each LAB is fed by the following signals:
36 signals from the PIA that are used for general logic inputs
Global controls that are used for secondary register functions
Altera Corporation
5