欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM3064ATC44-7N 参数 Datasheet PDF下载

EPM3064ATC44-7N图片预览
型号: EPM3064ATC44-7N
PDF下载: 下载PDF文件 查看货源
内容描述: [EE PLD, 7.5ns, 64-Cell, CMOS, PQFP44, TQFP-44]
分类和应用: 时钟输入元件可编程逻辑
文件页数/大小: 46 页 / 422 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM3064ATC44-7N的Datasheet PDF文件第7页浏览型号EPM3064ATC44-7N的Datasheet PDF文件第8页浏览型号EPM3064ATC44-7N的Datasheet PDF文件第9页浏览型号EPM3064ATC44-7N的Datasheet PDF文件第10页浏览型号EPM3064ATC44-7N的Datasheet PDF文件第12页浏览型号EPM3064ATC44-7N的Datasheet PDF文件第13页浏览型号EPM3064ATC44-7N的Datasheet PDF文件第14页浏览型号EPM3064ATC44-7N的Datasheet PDF文件第15页  
MAX 3000A Programmable Logic Device Family Data Sheet
Figure 5. MAX 3000A PIA Routing
To LAB
PIA Signals
While the routing delays of channel–based routing schemes in masked or
FPGAs are cumulative, variable, and path–dependent, the MAX 3000A
PIA has a predictable delay. The PIA makes a design’s timing
performance easy to predict.
I/O Control Blocks
The I/O control block allows each I/O pin to be individually configured
for input, output, or bidirectional operation. All I/O pins have a tri–state
buffer that is individually controlled by one of the global output enable
signals or directly connected to ground or V
CC
shows the I/O
control block for MAX 3000A devices. The I/O control block has 6 or
10 global output enable signals that are driven by the true or complement
of two output enable signals, a subset of the I/O pins, or a subset of the
I/O macrocells.
Altera Corporation
11