欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM240T100C5N 参数 Datasheet PDF下载

EPM240T100C5N图片预览
型号: EPM240T100C5N
PDF下载: 下载PDF文件 查看货源
内容描述: [暂无描述]
分类和应用: 可编程逻辑器件输入元件PC
文件页数/大小: 295 页 / 3815 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM240T100C5N的Datasheet PDF文件第43页浏览型号EPM240T100C5N的Datasheet PDF文件第44页浏览型号EPM240T100C5N的Datasheet PDF文件第45页浏览型号EPM240T100C5N的Datasheet PDF文件第46页浏览型号EPM240T100C5N的Datasheet PDF文件第48页浏览型号EPM240T100C5N的Datasheet PDF文件第49页浏览型号EPM240T100C5N的Datasheet PDF文件第50页浏览型号EPM240T100C5N的Datasheet PDF文件第51页  
Chapter 2: MAX II Architecture  
2–25  
I/O Structure  
Figure 2–20 shows how a row I/O block connects to the logic array.  
Figure 2–20. Row I/O Block Connection to the Interconnect (Note 1)  
R4 Interconnects  
C4 Interconnects  
I/O Block Local  
Interconnect  
data_out  
[6..0]  
7
OE  
[6..0]  
7
LAB  
Row  
I/O Block  
fast_out  
[6..0]  
7
7
data_in[6..0]  
Direct Link  
Interconnect  
from Adjacent LAB  
Direct Link  
Interconnect  
Row I/O Block  
Contains up to  
Seven IOEs  
to Adjacent LAB  
LAB Column  
clock [3..0]  
LAB Local  
Interconnect  
Note to Figure 2–20:  
(1) Each of the seven IOEs in the row I/O block can have one data_outor fast_outoutput, one OEoutput, and one data_ininput.  
© October 2008 Altera Corporation  
MAX II Device Handbook  
 复制成功!