欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM1270GF100A 参数 Datasheet PDF下载

EPM1270GF100A图片预览
型号: EPM1270GF100A
PDF下载: 下载PDF文件 查看货源
内容描述: MAX II器件系列 [MAX II Device Family]
分类和应用:
文件页数/大小: 86 页 / 1216 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM1270GF100A的Datasheet PDF文件第44页浏览型号EPM1270GF100A的Datasheet PDF文件第45页浏览型号EPM1270GF100A的Datasheet PDF文件第46页浏览型号EPM1270GF100A的Datasheet PDF文件第47页浏览型号EPM1270GF100A的Datasheet PDF文件第49页浏览型号EPM1270GF100A的Datasheet PDF文件第50页浏览型号EPM1270GF100A的Datasheet PDF文件第51页浏览型号EPM1270GF100A的Datasheet PDF文件第52页  
3–6
Chapter 3: JTAG and In-System Programmability
In System Programmability
shows the programming times for MAX II devices using in-circuit testers to
execute the algorithm vectors in hardware. Software-based programming tools used
with download cables are slightly slower because of data processing and transfer
limitations.
Table 3–4.
MAX II Device Family Programming Times
EPM240
EPM240G
EPM240Z
1.72
1.65
0.09
0.01
1.81
1.66
EPM570
EPM570G
EPM570Z
2.16
1.99
0.17
0.02
2.33
2.01
EPM1270
EPM1270G
2.90
2.58
0.30
0.03
3.20
2.61
EPM2210
EPM2210G
3.92
3.40
0.49
0.05
4.41
3.45
Description
Erase + Program (1 MHz)
Erase + Program (10 MHz)
Verify (1 MHz)
Verify (10 MHz)
Complete Program Cycle (1 MHz)
Complete Program Cycle (10 MHz)
Unit
sec
sec
sec
sec
sec
sec
UFM Programming
The Quartus II software, with the use of POF, Jam, or JBC files, supports
programming of the user flash memory (UFM) block independent of the logic array
design pattern stored in the CFM block. This allows updating or reading UFM
contents through ISP without altering the current logic array design, or vice versa. By
default, these programming files and methods will program the entire flash memory
contents, which includes the CFM block and UFM contents. The stand-alone
embedded Jam STAPL player and Jam Byte-Code Player provides action commands
for programming or reading the entire flash memory (UFM and CFM together) or
each independently.
f
For more information, refer to the
chapter in the
MAX II Device Handbook.
In-System Programming Clamp
By default, the IEEE 1532 instruction used for entering ISP automatically tri-states all
I/O pins with weak pull-up resistors for the duration of the ISP sequence. However,
some systems may require certain pins on MAX II devices to maintain a specific DC
logic level during an in-field update. For these systems, an optional in-system
programming clamp instruction exists in MAX II circuitry to control I/O behavior
during the ISP sequence. The in-system programming clamp instruction enables the
device to sample and sustain the value on an output pin (an input pin would remain
tri-stated if sampled) or to explicitly set a logic high, logic low, or tri-state value on
any pin. Setting these options is controlled on an individual pin basis using the
Quartus II software.
f
For more information, refer to the
chapter in the
MAX II Device Handbook.