欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPF6024ABC256-3 参数 Datasheet PDF下载

EPF6024ABC256-3图片预览
型号: EPF6024ABC256-3
PDF下载: 下载PDF文件 查看货源
内容描述: [Loadable PLD, CMOS, PBGA256, BGA-256]
分类和应用: 时钟LTE输入元件可编程逻辑
文件页数/大小: 52 页 / 374 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPF6024ABC256-3的Datasheet PDF文件第11页浏览型号EPF6024ABC256-3的Datasheet PDF文件第12页浏览型号EPF6024ABC256-3的Datasheet PDF文件第13页浏览型号EPF6024ABC256-3的Datasheet PDF文件第14页浏览型号EPF6024ABC256-3的Datasheet PDF文件第16页浏览型号EPF6024ABC256-3的Datasheet PDF文件第17页浏览型号EPF6024ABC256-3的Datasheet PDF文件第18页浏览型号EPF6024ABC256-3的Datasheet PDF文件第19页  
FLEX 6000 Programmable Logic Device Family Data Sheet  
Normal Mode  
The normal mode is suitable for general logic applications, combinatorial  
functions, or wide decoding functions that can take advantage of a  
cascade chain. In normal mode, four data inputs from the LAB local  
interconnect and the carry-in are inputs to a 4-input LUT. The Altera  
software automatically selects the carry-in or the DATA3 signal as one of  
the inputs to the LUT. The LUT output can be combined with the cascade-  
in signal to form a cascade chain through the cascade-out signal.  
Arithmetic Mode  
The arithmetic mode is ideal for implementing adders, accumulators, and  
comparators. An LE in arithmetic mode uses two 3-input LUTs. One LUT  
computes a 3-input function; the other generates a carry output. As shown  
in Figure 7, the first LUT uses the carry-in signal and two data inputs from  
the LAB local interconnect to generate a combinatorial or registered  
output. For example, when implementing an adder, this output is the sum  
of three signals: DATA1, DATA2, and carry-in. The second LUT uses the  
same three signals to generate a carry-out signal, thereby creating a carry  
chain. The arithmetic mode also supports simultaneous use of the cascade  
chain.  
The Altera software implements logic functions to use the arithmetic  
mode automatically where appropriate; the designer does not have to  
decide how the carry chain will be used.  
Counter Mode  
The counter mode offers counter enable, synchronous up/down control,  
synchronous clear, and synchronous load options. The counter enable and  
synchronous up/down control signals are generated from the data inputs  
of the LAB local interconnect. The synchronous clear and synchronous  
load options are LAB-wide signals that affect all registers in the LAB.  
Consequently, if any of the LEs in a LAB use counter mode, other LEs in  
that LAB must be used as part of the same counter or be used for a  
combinatorial function. In addition, the Altera software automatically  
places registers that are not in the counter into other LABs.  
The counter mode uses two 3-input LUTs: one generates the counter data  
and the other generates the fast carry bit. A 2-to-1 multiplexer provides  
synchronous loading, and another AND gate provides synchronous  
clearing. If the cascade function is used by an LE in counter mode, the  
synchronous clear or load will override any signal carried on the cascade  
chain. The synchronous clear overrides the synchronous load.  
Altera Corporation  
15  
 复制成功!