欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16Q164C6ES 参数 Datasheet PDF下载

EP3C16Q164C6ES图片预览
型号: EP3C16Q164C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7308 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16Q164C6ES的Datasheet PDF文件第33页浏览型号EP3C16Q164C6ES的Datasheet PDF文件第34页浏览型号EP3C16Q164C6ES的Datasheet PDF文件第35页浏览型号EP3C16Q164C6ES的Datasheet PDF文件第36页浏览型号EP3C16Q164C6ES的Datasheet PDF文件第38页浏览型号EP3C16Q164C6ES的Datasheet PDF文件第39页浏览型号EP3C16Q164C6ES的Datasheet PDF文件第40页浏览型号EP3C16Q164C6ES的Datasheet PDF文件第41页  
Chapter 3: Memory Blocks in the Cyclone III Device Family
Overview
3–3
Control Signals
The clock-enable control signal controls the clock entering the input and output
registers and the entire M9K memory block. This signal disables the clock so that the
M9K memory block does not see any clock edges and does not perform any
operations.
The
rden
and
wren
control signals control the read and write operations for each port
of M9K memory blocks. You can disable the
rden
or
wren
signals independently to
save power whenever the operation is not required.
shows how the register clock, clear, and control signals are implemented in
the Cyclone III device family M9K memory block.
Figure 3–1. M9K Control Signal Selection
Dedicated
Row LAB
Clocks
6
Local
Interconnect
clock_b
clocken_b
rden_a
rden_b
wren_a
wren_b
aclr_a
aclr_b
addressstall_b
byteena_b
clock_a
clocken_a
addressstall_a
byteena_a
Parity Bit Support
Parity checking for error detection is possible with the parity bit along with internal
logic resources. The Cyclone III device family M9K memory blocks support a parity
bit for each storage byte. You can use this bit as either a parity bit or as an additional
data bit. No parity function is actually performed on this bit.
December 2011
Altera Corporation
Cyclone III Device Handbook
Volume 1