欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP3C16Q144C6ES 参数 Datasheet PDF下载

EP3C16Q144C6ES图片预览
型号: EP3C16Q144C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: 的Cyclone III器件手册 [Cyclone III Device Handbook]
分类和应用:
文件页数/大小: 274 页 / 7308 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP3C16Q144C6ES的Datasheet PDF文件第105页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第106页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第107页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第108页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第110页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第111页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第112页浏览型号EP3C16Q144C6ES的Datasheet PDF文件第113页  
Chapter 6: I/O Features in the Cyclone III Device Family
I/O Standards
6–11
shows the single-ended I/O standards for OCT without calibration. The R
S
shown is the intrinsic transistor impedance.
Figure 6–5. Cyclone III Device Family On-Chip Series Termination Without Calibration
Cyclone III Device Family
Driver Series Termination
V
CCIO
Receiving
Device
R
S
Z
O
R
S
GND
All I/O banks and I/O pins support impedance matching and series termination.
Dedicated configuration pins and JTAG pins do not support impedance matching or
series termination.
On-chip series termination is supported on any I/O bank. V
CCIO
and V
REF
must be
compatible for all I/O pins to enable on-chip series termination in a given I/O bank.
I/O standards that support different R
S
values can reside in the same I/O bank as
long as their V
CCIO
and V
REF
are not conflicting.
Impedance matching is implemented using the capabilities of the output driver and is
subject to a certain degree of variation, depending on the process, voltage, and
temperature.
f
For more information about tolerance specification, refer to the
and
chapters.
I/O Standards
The Cyclone III device family supports multiple single-ended and differential I/O
standards. Apart from 3.3-, 3.0-, 2.5-, 1.8-, and 1.5-V support, the Cyclone III device
family also supports 1.2-V I/O standards.
July 2012
Altera Corporation
Cyclone III Device Handbook
Volume 1