I/O Structure & Features
Figure 2–26. Cyclone II Device DQ & DQS Groups in ×8/×9 Mode
Notes (1), (2)
DQ Pins
DQS Pin (2)
DQ Pins
DM Pin
Notes to Figure 2–26:
(1) Each DQ group consists of a DQS pin, DM pin, and up to nine DQ pins.
(2) This is an idealized pin layout. For actual pin layout, refer to the pin table.
Cyclone II devices support the data strobe or read clock signal (DQS)
used in DDR and DDR2 SDRAM. Cyclone II devices can use either
bidirectional data strobes or unidirectional read clocks. The dedicated
external memory interface in Cyclone II devices also includes
programmable delay circuitry that can shift the incoming DQS signals to
center align the DQS signals within the data window.
The DQS signal is usually associated with a group of data (DQ) pins. The
phase-shifted DQS signals drive the global clock network, which is used
to clock the DQ signals on internal LE registers.
Table 2–15 shows the number of DQ pin groups per device.
Table 2–15. Cyclone II DQS & DQ Bus Mode Support (Part 1 of 2)
Note (1)
Number of ×8
Groups
Number of ×9 Number of ×16 Number of ×18
Device
Package
Groups (5), (6)
Groups
Groups (5), (6)
EP2C5
144-pin TQFP (2)
3
7 (3)
3
3
4
3
4
4
4
8
4
8
0
3
0
3
4
4
8
4
8
0
3
0
3
4
4
8
4
8
208-pin PQFP
EP2C8
144-pin TQFP (2)
208-pin PQFP
7 (3)
8 (3)
8
256-pin FineLine BGA®
256-pin FineLine BGA
484-pin FineLine BGA
256-pin FineLine BGA
484-pin FineLine BGA
EP2C15
EP2C20
16 (4)
8
16 (4)
2–46
Altera Corporation
February 2007
Cyclone II Device Handbook, Volume 1