欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C50A15Q324C6ES 参数 Datasheet PDF下载

EP2C50A15Q324C6ES图片预览
型号: EP2C50A15Q324C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件系列 [Cyclone II Device Family]
分类和应用:
文件页数/大小: 168 页 / 2205 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第52页浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第53页浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第54页浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第55页浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第57页浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第58页浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第59页浏览型号EP2C50A15Q324C6ES的Datasheet PDF文件第60页  
I/O Structure & Features  
Programmable delays can increase the register-to-pin delays for output  
registers. Table 2–13 shows the programmable delays for Cyclone II  
devices.  
Table 2–13. Cyclone II Programmable Delay Chain  
Programmable Delays  
Quartus II Logic Option  
Input pin to logic array delay  
Input pin to input register delay  
Output pin delay  
Input delay from pin to internal cells  
Input delay from pin to input register  
Delay from output register to output pin  
There are two paths in the IOE for an input to reach the logic array. Each  
of the two paths can have a different delay. This allows you to adjust  
delays from the pin to internal LE registers that reside in two different  
areas of the device. You set the two combinational input delays by  
selecting different delays for two different paths under the Input delay  
from pin to internal cells logic option in the Quartus II software.  
However, if the pin uses the input register, one of delays is disregarded  
because the IOE only has two paths to internal logic. If the input register  
is used, the IOE uses one input path. The other input path is then  
available for the combinational path, and only one input delay  
assignment is applied.  
The IOE registers in each I/O block share the same source for clear or  
preset. You can program preset or clear for each individual IOE, but both  
features cannot be used simultaneously. You can also program the  
registers to power up high or low after configuration is complete. If  
programmed to power up low, an asynchronous clear can control the  
registers. If programmed to power up high, an asynchronous preset can  
control the registers. This feature prevents the inadvertent activation of  
another device’s active-low input upon power up. If one register in an  
IOE uses a preset or clear signal then all registers in the IOE must use that  
same signal if they require preset or clear. Additionally a synchronous  
reset signal is available for the IOE registers.  
External Memory Interfacing  
Cyclone II devices support a broad range of external memory interfaces  
such as SDR SDRAM, DDR SDRAM, DDR2 SDRAM, and QDRII SRAM  
external memories. Cyclone II devices feature dedicated high-speed  
interfaces that transfer data between external memory devices at up to  
167 MHz/333 Mbps for DDR and DDR2 SDRAM devices and  
167 MHz/667 Mbps for QDRII SRAM devices. The programmable DQS  
delay chain allows you to fine tune the phase shift for the input clocks or  
strobes to properly align clock edges as needed to capture data.  
2–44  
Cyclone II Device Handbook, Volume 1  
Altera Corporation  
February 2007  
 复制成功!