欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C35F672C8N 参数 Datasheet PDF下载

EP2C35F672C8N图片预览
型号: EP2C35F672C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C35F672C8N的Datasheet PDF文件第52页浏览型号EP2C35F672C8N的Datasheet PDF文件第53页浏览型号EP2C35F672C8N的Datasheet PDF文件第54页浏览型号EP2C35F672C8N的Datasheet PDF文件第55页浏览型号EP2C35F672C8N的Datasheet PDF文件第57页浏览型号EP2C35F672C8N的Datasheet PDF文件第58页浏览型号EP2C35F672C8N的Datasheet PDF文件第59页浏览型号EP2C35F672C8N的Datasheet PDF文件第60页  
Embedded Memory  
Memory Modes  
Table 2–7 summarizes the different memory modes supported by the  
M4K memory blocks.  
Table 2–7. M4K Memory Modes  
Memory Mode  
Description  
Single-port memory  
M4K blocks support single-port mode, used when  
simultaneous reads and writes are not required.  
Single-port memory supports non-simultaneous  
reads and writes.  
Simple dual-port memory  
Simple dual-port memory supports a  
simultaneous read and write.  
Simple dual-port with mixed Simple dual-port memory mode with different  
width  
read and write port widths.  
True dual-port memory  
True dual-port mode supports any combination of  
two-port operations: two reads, two writes, or one  
read and one write at two different clock  
frequencies.  
True dual-port with mixed  
width  
True dual-port mode with different read and write  
port widths.  
Embedded shift register  
M4K memory blocks are used to implement shift  
registers. Data is written into each address  
location at the falling edge of the clock and read  
from the address at the rising edge of the clock.  
ROM  
The M4K memory blocks support ROM mode. A  
MIF initializes the ROM contents of these blocks.  
FIFO buffers  
A single clock or dual clock FIFO may be  
implemented in the M4K blocks. Simultaneous  
read and write from an empty FIFO buffer is not  
supported.  
1
Embedded Memory can be inferred in your HDL code or  
directly instantiated in the Quartus II software using the  
MegaWizard® Plug-in Manager Memory Compiler feature.  
2–30  
Cyclone II Device Handbook, Volume 1  
Altera Corporation  
February 2007  
 复制成功!